EEWORLDEEWORLDEEWORLD

Part Number

Search

UT6325YCA

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288
CategoryProgrammable logic devices    Programmable logic   
File Size802KB,40 Pages
ManufacturerCobham PLC
Download Datasheet Parametric Compare View All

UT6325YCA Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288

UT6325YCA Parametric

Parameter NameAttribute value
MakerCobham PLC
package instructionCERAMIC, QFP-288
Reach Compliance Codeunknown
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-F288
JESD-609 codee0
length40 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals288
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.42 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
width40 mm
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
February 2007
www.aeroflex.com/RadHardFPGA
FEATURES
0.25μm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25μm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1

UT6325YCA Related Products

UT6325YCA UT6325XCA
Description Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288 Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, PQFP208, PLASTIC, QFP-208
Maker Cobham PLC Cobham PLC
package instruction CERAMIC, QFP-288 PLASTIC, QFP-208
Reach Compliance Code unknown unknown
Combined latency of CLB-Max 1.01 ns 1.01 ns
JESD-30 code S-CQFP-F288 S-PQFP-F208
JESD-609 code e0 e0
Configurable number of logic blocks 1536 1536
Equivalent number of gates 320640 320640
Number of terminals 288 208
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C
organize 1536 CLBS, 320640 GATES 1536 CLBS, 320640 GATES
Package body material CERAMIC, METAL-SEALED COFIRED PLASTIC/EPOXY
encapsulated code QFF QFF
Package shape SQUARE SQUARE
Package form FLATPACK FLATPACK
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Not Qualified Not Qualified
Maximum supply voltage 2.7 V 2.7 V
Minimum supply voltage 2.3 V 2.3 V
Nominal supply voltage 2.5 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Temperature level MILITARY MILITARY
Terminal surface TIN LEAD TIN LEAD
Terminal form FLAT FLAT
Terminal location QUAD QUAD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 442  1193  1623  133  1374  9  25  33  3  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号