EEWORLDEEWORLDEEWORLD

Part Number

Search

V59C1512804QDLJ19I

Description
DDR DRAM, 64MX8, CMOS, PBGA60, GREEN, MO-207, FBGA-60
Categorystorage    storage   
File Size2MB,79 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V59C1512804QDLJ19I Overview

DDR DRAM, 64MX8, CMOS, PBGA60, GREEN, MO-207, FBGA-60

V59C1512804QDLJ19I Parametric

Parameter NameAttribute value
MakerProMOS Technologies Inc
Parts packaging codeDSBGA
package instructionTFBGA,
Contacts60
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B60
length10.5 mm
memory density536870912 bit
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals60
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width10 mm
V59C1512(404/804/164)QD
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
5
DDR2-400
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
5ns
-
-
-
200 MHz
37
DDR2-533
5ns
3.75ns
-
-
-
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
-
-
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
-
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
-
400 MHz
19A
DDR2-1066
5ns
3.75ns
2.5ns
2.5ns
1.87ns
533 MHz
Features
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Description
The V59C1512(404/804/164)QD is a four bank DDR
DRAM organized as 4 banks x 32Mbit x 4 (404), 4 banks x
16Mbit x 8 (804), or 4 banks x 8Mbit x 16 (164). The
V59C1512(404/804/164)QD achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
High speed data transfer rates with system frequency
up to 533MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5, 6 and 7
Programmable Additive Latency:0, 1, 2, 3, 4, 5 and 6
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms)
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 60-ball FBGA for x4 and x8 component or
84 ball FBGA for x16 component
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Available Speed Grade:
-5 (DDR2-400) @ CL 3-3-3
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
-19A(DDR2-1066)@CL 7-7-7
Device Usage Chart
Operating
Temperature
Range
0°C to 85°C
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-5
Power
-25
-37
-3
-25A
-19A
Std.
L
Temperature
Mark
Blank
V59C1512(404/804/164)QD Rev. 1.3 May 2010
1
Ask a question about 2407 debugging
When I was debugging the DSP2407 program, I got an error message like this:Can\'t Set Breakpoint: Error 0x00000008/-1076 Error during: Break Point, Cannot set Verify breakpoint at 0x00000477Breakpoint...
zifengye1983 Microcontroller MCU
LM3S6916 power-on reset problem
Sometimes it just won't start up after it's powered on, but it will be fine after a while. I have now made a simple program, let it run for a while and then reset the software. After repeating this 4-...
eeleader Microcontroller MCU
It is said that UART can be used to debug the program
I heard that when debugging a program on 430, you can write a UART function and use UART to help debug, but how do you write that function?...
青稚 Microcontroller MCU
[National Technology N32G457 Review] SPI Transceiver Review
After several days of back and forth, the SPI communication test finally passed: 1. Test idea: spi1 is used for sending, spi2 is used for receiving. Send 32-bit data, and determine whether it is corre...
lugl4313820 Domestic Chip Exchange
quartus ii 8.0
When compiling in quartus ii 8.0, it says that EPM3128_ATC_144 is not supported. Please advise......
luyongcai Embedded System
CH224K evaluation and solution application optimization
According to the small DIY solution I made last time, there are some problems as follows: 1.DP and DM lines need to be corrected; 2. The PCB board and the vacuum pump are loose when welded. It is best...
cat3902982 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2429  862  193  2909  1486  49  18  4  59  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号