EEWORLDEEWORLDEEWORLD

Part Number

Search

IS49NLS18320-25BL

Description
DDR DRAM, 32MX18, 2.5ns, CMOS, PBGA144, 11 X 18.50 MM, LEAD FREE, FBGA-144
Categorystorage    storage   
File Size538KB,34 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric View All

IS49NLS18320-25BL Online Shopping

Suppliers Part Number Price MOQ In stock  
IS49NLS18320-25BL - - View Buy Now

IS49NLS18320-25BL Overview

DDR DRAM, 32MX18, 2.5ns, CMOS, PBGA144, 11 X 18.50 MM, LEAD FREE, FBGA-144

IS49NLS18320-25BL Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionTBGA, BGA144,12X18,40/32
Contacts144
Reach Compliance Codecompliant
ECCN codeEAR99
Factory Lead Time13 weeks 6 days
access modeMULTI BANK PAGE BURST
Maximum access time2.5 ns
Other featuresAUTO REFRESH
Maximum clock frequency (fCLK)400 MHz
I/O typeSEPARATE
interleaved burst length2,4,8
JESD-30 codeR-PBGA-B144
length18.5 mm
memory density603979776 bit
Memory IC TypeDDR DRAM
memory width18
Number of functions1
Number of ports1
Number of terminals144
word count33554432 words
character code32000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize32MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTBGA
Encapsulate equivalent codeBGA144,12X18,40/32
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE
power supply1.5/1.8,1.8,2.5 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Continuous burst length2,4,8
Maximum standby current0.048 A
Maximum slew rate0.97 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width11 mm
IS49NLS96400,IS49NLS18320
576Mb (x9, x18) Separate I/O RLDRAM
®
2 Memory
DECEMBER 2012
FEATURES
400MHz DDR operation (800Mb/s/pin data rate)
14.4 Gb/s peak bandwidth (x18 Separate I/O at 400
MHz clock frequency)
Reduced cycle time (15ns at 400MHz)
32ms refresh (16K refresh for each bank; 128K
refresh command must be issued in total each 32ms)
8 internal banks
Non-multiplexed addresses (address multiplexing
option available)
SRAM-type interface
Programmable READ latency (RL), row cycle time,
and burst sequence length
Balanced READ and WRITE latencies in order to
optimize data bus utilization
Data mask signals (DM) to mask signal of WRITE
data; DM is sampled on both edges of DK.
Differential input clocks (CK, CK#)
Differential input data clocks (DKx, DKx#)
On-die DLL generates CK edge-aligned data and
output data clock signals
Data valid signal (QVLD)
HSTL I/O (1.5V or 1.8V nominal)
25-60Ω matched impedance outputs
2.5V V
EXT
, 1.8V V
DD
, 1.5V or 1.8V V
DDQ
I/O
On-die termination (ODT) R
TT
IEEE 1149.1 compliant JTAG boundary scan
Operating temperature:
Commercial
(T
C
= 0° to +95°C; T
A
= 0°C to +70°C),
Industrial
(T
C
= -40°C to +95°C; T
A
= -40°C to +85°C)
OPTIONS
Package:
144-ball FBGA (leaded)
144-ball FBGA (lead-free)
Configuration:
64Mx9
32Mx18
Clock Cycle Timing:
Speed Grade
t
RC
t
CK
-25E
15
2.5
-25
20
2.5
-33
20
3.3
Unit
ns
ns
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
RLDRAM
®
is a registered trademark of Micron Technology, Inc.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00F, 12/10/2012
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 439  533  352  1586  1549  9  11  8  32  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号