EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61864F4-172S

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, 1 X 1 INCH, 0.155 INCH HEIGHT, FP-72
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size345KB,56 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61864F4-172S Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, 1 X 1 INCH, 0.155 INCH HEIGHT, FP-72

BU-61864F4-172S Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeQFP
package instructionQFF,
Contacts72
Reach Compliance Codecompliant
Address bus width16
boundary scanNO
maximum clock frequency16 MHz
letter of agreementMIL-STD-1553A; MIL-STD-1553B
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeS-CQFP-F72
JESD-609 codee0
length25.4 mm
low power modeNO
Number of serial I/Os2
Number of terminals72
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height3.94 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
BU-6174X/6184X/6186X
ENHANCED MINIATURE ADVANCED
COMMUNICATIONS ENGINE
(ENHANCED MINI-ACE)
DESCRIPTION
The Enhanced Mini-ACE family of
MIL-STD-1553 terminals provide
complete interfaces between a
host processor and a 1553 bus.
These terminals integrate dual
transceiver, protocol logic, and
4K words or 64K words of RAM.
With a 1.0 inch square package,
the Enhanced Mini-ACE is nearly
100% footprint and software com-
patibile with the previous genera-
tion Mini-ACE (Plus) terminals, and
is software compatibile with the
older ACE series.
The Enhanced Mini-ACE is pow-
ered by a choice 5V, or 5V/3.3V
(3.3V logic). Multiprotocol support
of
MIL-STD-1553A/B
and
STANAG 3838, including versions
incorporating McAir compatible
transmitters, is provided. There is a
choice of 10, 12, 16, or 20 Mhz
clocks. The BC/RT/MT versions
with 64K words of RAM include
built-in RAM parity checking.
BC features include a built-in mes-
sage sequence control engine,
with a set of 20 instructions. This
provides an autonomous means of
implementing multi-frame mes-
sage scheduling, message retry
schemes, data double buffering,
asynchronous message insertion,
and reporting to the host CPU. The
Enhanced Mini-ACE incorporates
a fully autonomous built-in self-test,
which provides comprehensive
testing of the internal protocol logic
and/or RAM.
The Enhanced Mini-ACE RT offers
the same choices of subaddress
buffering as the ACE and Mini-ACE
(Plus), along with a global circular
buffering option, 50% rollover inter-
rupt for circular buffers, an interrupt
status queue, and an "Auto-boot"
option to support MIL-STD-1760.
The Enhanced Mini-ACE terminals
provide the same flexibility in host
interface configurations as the
ACE/Mini-ACE, along with a reduc-
tion in the host processor's worst
case holdoff time.
FEATURES
FULLY INTEGRATED 1553A/B NOTICE 2,
COMPATIBLE WITH MINI-ACE (PLUS)
AND ACE GENERATIONS
MCAIR, STANAG 3838 INTERFACE TERMINAL
CHOICE OF :
RT OR BC/RT/MT IN SAME FOOTPRINT
RT OR BC/RT/MT WITH 4K RAM
BC/RT/MT WITH 64K RAM, WITH RAM PARITY
CHOICE OF 5V OR 3.3V LOGIC
5V TRANSCEIVER WITH 1760 AND
MCAIR COMPATIBLE OPTIONS
COMPREHENSIVE BUILT-IN SELF-TEST
FLEXIBLE PROCESSOR/MEMORY
INTERFACE, WITH REDUCED HOST WAIT TIME
CHOICE OF 12, 12, 18, OR 20 MHZ CLOCK
HIGHLY AUTONOMOUS BC WITH
BUILT-IN MESSAGE SEQUENCE CONTROL:
FRAME SCHEDULING
BRANCHING
ASYNCHRONOUS MESSAGE INSERTION
GENEERAL PURPOSE QUEUE
USER-DEFINED INTERRUPTS
ADVANCED RT FUNCTIONS
INTERRPTS
GLOBAL CIRCULAR BUFFERING
INTERRUPT STATUS QUEUE
50% CIRCULAR BUFFER ROLLOVER
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ENHANCED MINI-ACE BLOCK DIAGRAM
©
2000 Data Device Corporation
The resistance signal adopts constant current source circuit
Regarding the collection of the resistance of the combination switch and the thermal resistor, Ford's reference actually requires the use of a current source circuit instead of a voltage source for po...
yulzhu Analog electronics
I have already declared it in the header file, so why is there a compilation error?
Using EVC, in the header file: struct DSKSZTOSECPERCLUS { DWORD DiskSize; BYTE SecPerClusVal; }; static struct DSKSZTOSECPERCLUS DskTableFAT12[] = { { 4080, 1}, /* disks up to 1.99 MB, .5k cluster */ ...
hallen Embedded System
How to identify color ring resistors
[i=s]This post was last edited by paulhyde on 2014-9-15 09:23[/i] The numbers represented by the color ring colors: brown 1, red 2, orange 3, yellow 4, green 5, blue 6, purple 7, gray 8, white 9, blac...
open82977352 Electronics Design Contest
Looking for second-hand cpld/fpga learning board
Hi, do you have any used cpld or fpga learning boards for sale? I want to learn from them....
大郎 FPGA/CPLD
Four-character dot matrix screen complete set of production materials
Test program #include //#include sbit STR=P3^2; //latch sbit CLK=P3^3; //clock sbit RData= P3^4; //red data sbit GData= P3^5; //green data sbit E= P3^6; //enable//16×16 Chinese character unsigned char...
piny MCU
Solving High-Temperature Isolation Design Challenges Using Grade 0 Digital Isolators
[i=s]This post was last edited by qwqwqw2088 on 2020-7-21 22:38[/i]As the automotive industry continues to adopt 48V systemsin hybrid electric vehicles ( HEVs ) , the need for signal isolation in vehi...
qwqwqw2088 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2177  2390  2616  359  1153  44  49  53  8  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号