EEWORLDEEWORLDEEWORLD

Part Number

Search

GS881E18CGT-150T

Description
Cache SRAM, 512KX18, 7.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
Categorystorage    storage   
File Size535KB,37 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance  
Download Datasheet Parametric View All

GS881E18CGT-150T Overview

Cache SRAM, 512KX18, 7.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS881E18CGT-150T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerGSI Technology
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time7.5 ns
Other featuresPIPELINED/FLOW-THROUGH ARCHITECTURE, IT ALSO OPERATES WITH 3 V TO 3.6 V SUPPLY
JESD-30 codeR-PQFP-G100
JESD-609 codee3
length20 mm
memory density9437184 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
GS881E18/32/36C(T/D)-xxx
100-Pin TQFP & 165-bump BGA
Commercial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply881E18C
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS881E18C(T/D)/GS881E32C(T/D)/GS881E36C(T/D)
is a DCD (Dual Cycle Deselect) pipelined synchronous
SRAM. SCD (Single Cycle Deselect) versions are also
available. DCD SRAMs pipeline disable commands to the
same degree as read commands. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS881E18C(T/D)/GS881E32C(T/D)/GS881E36C(T/D)
operates on a 2.5 V or 3.3 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description36C
Applications
The GS881E18C(T/D)/GS881E32C(T/D)/GS881E36C(T/D)
is a 9,437,184-bit high performance synchronous SRAM with
a 2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
240
280
4.5
4.5
180
205
Parameter Synopsis
-300
2.5
3.3
225
260
5.0
5.0
165
190
-250
2.5
4.0
195
225
5.5
5.5
160
180
-200
3.0
5.0
170
195
6.5
6.5
140
160
-150
3.8
6.7
140
160
7.5
7.5
128
145
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04 7/2012
1/37
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
BL606P
I got the BL606P development board I applied for. First, the main board. The front side is shown in the picture:I spent a lot of effort on the Internet and only found a simple description of the corre...
Honghuzaitian XuanTie RISC-V Activity Zone
[MPS Mall Big Offer Experience Season] Unboxing
The goods have arrived, ready for testing...
kevinone01 Power technology
[ST NUCLEO-U575ZI-Q Review] The first task of FreeRTos
#include Arduino.h #include STM32FreeRTOS.h //引和freertos库#ifndef LED_BUILTIN#define LED_BUILTIN PC5 #endif/********************************************************************************** @ 函数名: vTa...
lugl4313820 RF/Wirelessly
FET3588-C core board display resource allocation practice, hurry up and learn it~
Eyes are the most important sensory organ of human beings. They help us receive most of the external information through "vision". The "quality of visual effects" directly affects the quality of our d...
小螃蟹呀 ARM Technology
How to find the parameters of this diode
How to find the parameters of this diode?...
Knight97538 Power technology
Pre-registration for the prize live broadcast | TI Matter solutions help smart home innovation
Live Topic: TI Matter Solutions Help Smart Home Innovation Live broadcast time: December 23, 2022 (Friday) 10:00-11:00 am Introduction Recently, the CSA Connectivity Standards Alliance and its members...
EEWORLD社区 Integrated technical exchanges

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2385  384  679  578  2849  49  8  14  12  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号