EEWORLDEEWORLDEEWORLD

Part Number

Search

LFX1200B-04FEN680I

Description
Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA680, FPSBGA-680
CategoryProgrammable logic devices    Programmable logic   
File Size521KB,115 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric Compare View All

LFX1200B-04FEN680I Overview

Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA680, FPSBGA-680

LFX1200B-04FEN680I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeBGA
package instructionFPSBGA-680
Contacts680
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresALSO OPERATES WITH 3.3V SUPPLY
Combined latency of CLB-Max0.93 ns
JESD-30 codeS-PBGA-B680
JESD-609 codee1
length40 mm
Configurable number of logic blocks3844
Equivalent number of gates1250000
Number of terminals680
organize3844 CLBS, 1250000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width40 mm
July 2005
Includes
High-
,
Performance
Low-Cost
“E-Series”
ispXPGA Family
®
Data Sheet
Non-volatile, Infinitely Reconfigurable
• Instant-on - Powers up in microseconds via
on-chip E
2
CMOS
®
based memory
• No external configuration memory
• Excellent design security, no bit stream to intercept
• Reconfigure SRAM based logic in milliseconds
• Microprocessor configuration interface
• Program E
2
CMOS while operating from SRAM
Eight sysCLOCK™ Phase Locked Loops
(PLLs) for Clock Management
True PLL technology
10MHz to 320MHz operation
Clock multiplication and division
Phase adjustment
Shift clocks in 250ps steps
High Logic Density for System-level
Integration
139K to 1.25M system gates
160 to 496 I/O
1.8V, 2.5V, and 3.3V V
CC
operation
Up to 414Kb sysMEM™ embedded memory
sysIO™ for High System Performance
• High speed memory support through SSTL and
HSTL
• Advanced buses supported through PCI, GTL+,
LVDS, BLVDS, and LVPECL
• Standard logic supported through LVTTL,
LVCMOS 3.3, 2.5 and 1.8
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
• Programmable drive strength for series termination
• Programmable bus maintenance
High Performance Programmable Function
Unit (PFU)
• Four LUT-4 per PFU supports wide and narrow
functions
• Dual flip-flops per LUT-4 for extensive pipelining
• Dedicated logic for adders, multipliers, multiplex-
ers, and counters
Flexible Memory Resources
• Multiple sysMEM Embedded RAM Blocks
– Single port, Dual port, and FIFO operation
• 64-bit distributed memory in each PFU
– Single port, Double port, FIFO, and Shift
Register operation
Two Options Available
• High-performance sysHSI (standard part number)
• Low-cost, no sysHSI (“E-Series”)
Flexible Programming, Reconfiguration,
and Testing
• Supports IEEE 1532 and 1149.1
Table 1. ispXPGA Family Selection Guide
ispXPGA 125/E
System Gates
PFUs
LUT-4s
Logic FFs
sysMEM Memory
Distributed Memory
EBR
sysHSI Channels
1
User I/O
Packaging
139K
484
1936
3.8K
92K
30K
20
4
160/176
256 fpBGA
516 fpBGA
2
sysHSI™ Capability for Ultra Fast Serial
Communications
• Up to 800Mbps performance
• Up to 20 channels per device
• Built in Clock Data Recovery (CDR) and
Serialization and De-serialization (SERDES)
ispXPGA 200/E
210K
676
2704
5.4K
111K
43K
24
8
160/208
256 fpBGA
516 fpBGA
2
ispXPGA 500/E
476K
1764
7056
14.1K
184K
112K
40
12
336
516 fpBGA
2
900 fpBGA
ispXPGA 1200/E
1.25M
3844
15376
30.7K
414K
246K
90
20
496
680 fpSBGA
2
900 fpBGA
1. “E-Series” does not support sysHSI.
2. Thermally enhanced package.
© 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
xpga_12.0

LFX1200B-04FEN680I Related Products

LFX1200B-04FEN680I LFX1200B-03FN900I LFX1200B-02F900I LFX1200B-03FN900C LFX1200B-04FN900C LFX1200B-03FE680I LFX1200B-04FEN680C LFX1200B-04FE680I
Description Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA680, FPSBGA-680 Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA900, FPBGA-900 Field Programmable Gate Array, 320MHz, 15376-Cell, CMOS, PBGA900 Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA900, FPBGA-900 Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA900, FPBGA-900 Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, 320MHz, 15376-Cell, CMOS, PBGA680, FPSBGA-680 Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, CMOS, PBGA680, FPSBGA-680 Field Programmable Gate Array, 3844 CLBs, 1250000 Gates, 320MHz, 15376-Cell, CMOS, PBGA680, FPSBGA-680
Is it Rohs certified? conform to conform to incompatible conform to conform to incompatible conform to incompatible
Maker Lattice Lattice Lattice Lattice Lattice Lattice Lattice Lattice
package instruction FPSBGA-680 BGA, BGA, BGA900,30X30,40 FPBGA-900 FPBGA-900 FPSBGA-680 FPSBGA-680 FPSBGA-680
Reach Compliance Code unknown compliant unknown unknown unknown compliant unknown compliant
JESD-30 code S-PBGA-B680 S-PBGA-B900 S-PBGA-B900 S-PBGA-B900 S-PBGA-B900 S-PBGA-B680 S-PBGA-B680 S-PBGA-B680
JESD-609 code e1 e1 e0 e1 e1 e0 e1 e0
Number of terminals 680 900 900 900 900 680 680 680
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LBGA BGA BGA BGA BGA LBGA LBGA LBGA
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY, LOW PROFILE GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE GRID ARRAY, LOW PROFILE
Programmable logic type FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY FIELD PROGRAMMABLE GATE ARRAY
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
surface mount YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Silver/Copper (Sn96.5Ag3.0Cu0.5) Tin/Lead (Sn/Pb) Tin/Silver/Copper (Sn96.5Ag3.0Cu0.5) Tin/Silver/Copper (Sn96.5Ag3.0Cu0.5) Tin/Lead (Sn63Pb37) Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5) Tin/Lead (Sn63Pb37)
Terminal form BALL BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Parts packaging code BGA BGA - BGA BGA BGA BGA BGA
Contacts 680 900 - 900 900 680 680 680
ECCN code EAR99 EAR99 - EAR99 EAR99 EAR99 EAR99 EAR99
Other features ALSO OPERATES WITH 3.3V SUPPLY ALSO OPERATES WITH 3.3V SUPPLY - ALSO OPERATES WITH 3.3V SUPPLY ALSO OPERATES WITH 3.3V SUPPLY ALSO OPERATES WITH 3.3V SUPPLY ALSO OPERATES WITH 3.3V SUPPLY ALSO OPERATES WITH 3.3V SUPPLY
Combined latency of CLB-Max 0.93 ns 1.07 ns - 1.07 ns 0.93 ns 1.07 ns 0.93 ns 0.93 ns
length 40 mm 31 mm - 31 mm 31 mm 40 mm 40 mm 40 mm
Configurable number of logic blocks 3844 3844 - 3844 3844 3844 3844 3844
Equivalent number of gates 1250000 1250000 - 1250000 1250000 1250000 1250000 1250000
organize 3844 CLBS, 1250000 GATES 3844 CLBS, 1250000 GATES - 3844 CLBS, 1250000 GATES 3844 CLBS, 1250000 GATES 3844 CLBS, 1250000 GATES 3844 CLBS, 1250000 GATES 3844 CLBS, 1250000 GATES
Maximum seat height 1.7 mm 2.6 mm - 2.6 mm 2.6 mm 1.7 mm 1.7 mm 1.7 mm
Maximum supply voltage 2.7 V 2.7 V - 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
Minimum supply voltage 2.3 V 2.3 V - 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
Nominal supply voltage 2.5 V 2.5 V - 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
width 40 mm 31 mm - 31 mm 31 mm 40 mm 40 mm 40 mm
Humidity sensitivity level - 3 3 3 3 3 - 3
Peak Reflow Temperature (Celsius) - 250 - 250 250 225 - 225
Maximum time at peak reflow temperature - 40 - 40 40 30 - 30
Charge pump reverse voltage
I am going to use a PWM voltage inverter to produce a -Vin output. I used multisim12.0 to simulate it according to the examples on the Internet, and found that I always get a voltage of about -2*Vin. ...
圣影舞 Power technology
Has anyone done fingerprint recognition on CE? Give me some ideas
Hey guys, has anyone done fingerprint recognition on CE? I hope you can give me some ideas, such as which system features need to be added, and the implementation of the driver, etc. Thank you....
luotuo52 Embedded System
Please refer to the balanced charging scheme of the lithium battery pack protection board
[p=25, 2, left][font=宋体, 微软雅黑, SimSun] Common balanced charging technologies include constant shunt resistor balanced charging, on-off shunt resistor balanced charging, average battery voltage balance...
qwqwqw2088 Analogue and Mixed Signal
Help with the design of a crane computer scale based on AT89S51 microcontroller
The model of the amplifier and the model of the digital-to-analog converter are preferably available in finished products. I'm in urgent need of them, everyone....
284687738 51mcu
[FPGA Tips] Generation and Use of TC in Synchronous Design Method
The figure above is an example of clock division. From the circuit, we can see that 1110 becomes 000, which is 15 division. The corresponding program example is as follows:signal Counter:std_logic_vec...
eeleader FPGA/CPLD
Can I use someone else's PCB to create a component package that I don't have?
As the title says, is there any other good PCB technology exchange QQ group that you can introduce? I hope you can answer my questions in time. Thank you....
dirty PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2528  1920  2494  316  92  51  39  7  2  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号