EEWORLDEEWORLDEEWORLD

Part Number

Search

ICSSSTVA16859CK

Description
D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, LEAD FREE,MLF-56
Categorylogic    logic   
File Size184KB,12 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

ICSSSTVA16859CK Overview

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, LEAD FREE,MLF-56

ICSSSTVA16859CK Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology)
Parts packaging codeDFN
package instructionVQCCN,
Contacts56
Manufacturer packaging codeMLF
Reach Compliance Codeunknown
seriesSSTV
JESD-30 codeS-XQCC-N56
JESD-609 codee3
length8 mm
Logic integrated circuit typeD FLIP-FLOP
Number of digits13
Number of functions1
Number of terminals56
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialUNSPECIFIED
encapsulated codeVQCCN
Package shapeSQUARE
Package formCHIP CARRIER, VERY THIN PROFILE
propagation delay (tpd)2.6 ns
Certification statusNot Qualified
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Trigger typePOSITIVE EDGE
width8 mm
minfmax210 MHz
Integrated
Circuit
Systems, Inc.
ICSSSTVF16859B
DDR 13-Bit to 26-Bit Registered Buffer
Recommended Applications:
• DDR Memory Modules:
- DDRI (PC1600, PC2100)
- DDR333 (PC2700)
- DDRI-400 (PC3200)
• Provides complete DDR DIMM logic solution with
ICS93V857 or ICS95V857
• SSTL_2 compatible data registers
Product Features:
• Differential clock signals
• Meets SSTL_2 signal data
• Supports SSTL_2 class I specifications on outputs
• Low-voltage operation
- V
DD
= 2.3V to 2.7V
• Available in 64 pin TSSOP and 56 pin MLF packages
Pin Configuration
Q13A
Q12A
Q11A
Q10A
Q9A
VDDQ
GND
Q8A
Q7A
Q6A
Q5A
Q4A
Q3A
Q2A
GND
Q1A
Q13B
VDDQ
Q12B
Q11B
Q10B
Q9B
Q8B
Q7B
Q6B
GND
VDDQ
Q5B
Q4B
Q3B
Q2B
Q1B
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
VDDQ
GND
D13
D12
VDD
VDDQ
GND
D11
D10
D9
GND
D8
D7
RESET#
GND
CLK#
CLK
VDDQ
VDD
VREF
D6
GND
D5
D4
D3
GND
VDDQ
VDD
D2
D1
GND
VDDQ
Truth Table
1
Inputs
RESET#
L
H
H
H
CLK
X or
Floating
L or H
CLK#
X or
Floating
L or H
D
X or
Floating
H
L
X
Q Outputs
Q
L
H
L
Q
0(2)
64-Pin TSSOP
6.10 mm. Body, 0.50 mm. pitch
Q8A
VDDQ
Q9A
Q10A
Q11A
Q12A
Q13A
VDDQ
GND
D13
D12
VDD
VDDQ
D11
56
43
Notes:
1.
H = "High" Signal Level
L = "Low" Signal Level
= Transition "Low"-to-"High"
= Transition "High"-to-"Low"
X = Don't Care
Output level before the indicated steady state
input conditions were established.
2.
Block Diagram
CLK
CLK#
RESET#
D1
VREF
R
CLK
D1
Q1A
Q1B
Q7A
1
Q6A
Q5A
Q4A
Q3A
Q2A
Q1A
Q13B
VDDQ
Q12B
Q11B
Q10B
Q9B
Q8B
14
15
ICSSSTVF16859B
42
D10
ICSSSTVF16859B
D9
D8
D7
RESET#
GND
CLK#
CLK
VDDQ
VDD
VREF
D6
D5
29
D4
28
To 12 Other Channels
1019B—03/15/05
Q7B
Q6B
VDDQ
Q5B
Q4B
Q3B
Q2B
Q1B
VDDQ
D1
D2
VDD
VDDQ
D3
56-pin FVQFN (MLF2)

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1122  1145  631  1131  249  23  24  13  5  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号