EEWORLDEEWORLDEEWORLD

Part Number

Search

PHD55N03LT/T3

Description
TRANSISTOR 55 A, 25 V, 0.016 ohm, N-CHANNEL, Si, POWER, MOSFET, DPAK-3, FET General Purpose Power
CategoryDiscrete semiconductor    The transistor   
File Size110KB,11 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

PHD55N03LT/T3 Overview

TRANSISTOR 55 A, 25 V, 0.016 ohm, N-CHANNEL, Si, POWER, MOSFET, DPAK-3, FET General Purpose Power

PHD55N03LT/T3 Parametric

Parameter NameAttribute value
MakerNXP
package instructionSMALL OUTLINE, R-PSSO-G2
Contacts3
Reach Compliance Codeunknown
ECCN codeEAR99
Other featuresLOGIC LEVEL COMPATIBLE
Avalanche Energy Efficiency Rating (Eas)60 mJ
Shell connectionDRAIN
ConfigurationSINGLE WITH BUILT-IN DIODE
Minimum drain-source breakdown voltage25 V
Maximum drain current (ID)55 A
Maximum drain-source on-resistance0.016 Ω
FET technologyMETAL-OXIDE SEMICONDUCTOR
JESD-30 codeR-PSSO-G2
Number of components1
Number of terminals2
Operating modeENHANCEMENT MODE
Maximum operating temperature175 °C
Package body materialPLASTIC/EPOXY
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Polarity/channel typeN-CHANNEL
Maximum power consumption environment103 W
Maximum pulsed drain current (IDM)220 A
Certification statusNot Qualified
surface mountYES
Terminal formGULL WING
Terminal locationSINGLE
transistor applicationsSWITCHING
Transistor component materialsSILICON
Maximum off time (toff)190 ns
Maximum opening time (tons)175 ns
Philips Semiconductors
Product specification
N-channel TrenchMOS™ transistor
Logic level FET
FEATURES
’Trench’
technology
• Very low on-state resistance
• Fast switching
• Low thermal resistance
• Logic level compatible
PHP55N03LT, PHB55N03LT
PHD55N03LT
QUICK REFERENCE DATA
d
SYMBOL
V
DSS
= 25 V
I
D
= 55 A
R
DS(ON)
14 mΩ (V
GS
= 10 V)
R
DS(ON)
18 mΩ (V
GS
= 5 V)
g
s
GENERAL DESCRIPTION
N-channel enhancement mode logic level field-effect power transistor in a plastic envelope using ’trench’ technology.
Applications:-
• High frequency computer motherboard d.c. to d.c. converters
• High current switching
The PHP55N03LT is supplied in the SOT78 (TO220AB) conventional leaded package.
The PHB55N03LT is supplied in the SOT404 (D
2
PAK) surface mounting package.
The PHD55N03LT is supplied in the SOT428 (DPAK)surface mounting package.
PINNING
PIN
1
2
3
tab
DESCRIPTION
gate
drain
1
source
SOT78 (TO220AB)
tab
SOT404 (D
2
PAK)
tab
SOT428 (DPAK)
tab
2
1 23
2
1
3
1
3
drain
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
V
DSS
V
DGR
V
GS
V
GSM
I
D
I
DM
P
tot
T
j
, T
stg
Drain-source voltage
Drain-gate voltage
Gate-source voltage (DC)
Gate-source voltage (pulse
peak value)
Drain current (DC)
Drain current (pulse peak
value)
Total power dissipation
Operating junction and
storage temperature
CONDITIONS
T
j
= 25 ˚C to 175˚C
T
j
= 25 ˚C to 175˚C; R
GS
= 20 kΩ
T
j
150˚C
T
mb
= 25 ˚C
T
mb
= 100 ˚C
T
mb
= 25 ˚C
T
mb
= 25 ˚C
MIN.
-
-
-
-
-
-
-
-
- 55
MAX.
25
25
±
15
±
20
55
38
220
103
175
UNIT
V
V
V
V
A
A
A
W
˚C
1
It is not possible to make connection to pin:2 of the SOT404 or SOT428 packages.
October 1999
1
Rev 1.200

PHD55N03LT/T3 Related Products

PHD55N03LT/T3 PHB55N03LT PHB55N03LTT/R PHB55N03LT/T3 PHD55N03LT PHP55N03LT PHP55N03LTT/R
Description TRANSISTOR 55 A, 25 V, 0.016 ohm, N-CHANNEL, Si, POWER, MOSFET, DPAK-3, FET General Purpose Power 55A, 25V, 0.018ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, D2PAK-3 TRANSISTOR 55 A, 25 V, 0.018 ohm, N-CHANNEL, Si, POWER, MOSFET, D2PAK-3, FET General Purpose Power TRANSISTOR 55 A, 25 V, 0.018 ohm, N-CHANNEL, Si, POWER, MOSFET, D2PAK-3, FET General Purpose Power TRANSISTOR 55 A, 25 V, 0.016 ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, DPAK-3, FET General Purpose Power TRANSISTOR 55 A, 25 V, 0.018 ohm, N-CHANNEL, Si, POWER, MOSFET, TO-220AB, PLASTIC, TO-220AB, 3 PIN, FET General Purpose Power TRANSISTOR 55 A, 25 V, 0.018 ohm, N-CHANNEL, Si, POWER, MOSFET, TO-220AB, FET General Purpose Power
package instruction SMALL OUTLINE, R-PSSO-G2 SMALL OUTLINE, R-PSSO-G2 SMALL OUTLINE, R-PSSO-G2 SMALL OUTLINE, R-PSSO-G2 SMALL OUTLINE, R-PSSO-G2 FLANGE MOUNT, R-PSFM-T3 FLANGE MOUNT, R-PSFM-T3
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Other features LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE LOGIC LEVEL COMPATIBLE
Avalanche Energy Efficiency Rating (Eas) 60 mJ 60 mJ 60 mJ 60 mJ 60 mJ 60 mJ 60 mJ
Shell connection DRAIN DRAIN DRAIN DRAIN DRAIN DRAIN DRAIN
Configuration SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE SINGLE WITH BUILT-IN DIODE
Minimum drain-source breakdown voltage 25 V 25 V 25 V 25 V 25 V 25 V 25 V
Maximum drain current (ID) 55 A 55 A 55 A 55 A 55 A 55 A 55 A
Maximum drain-source on-resistance 0.016 Ω 0.018 Ω 0.018 Ω 0.018 Ω 0.016 Ω 0.018 Ω 0.018 Ω
FET technology METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR METAL-OXIDE SEMICONDUCTOR
JESD-30 code R-PSSO-G2 R-PSSO-G2 R-PSSO-G2 R-PSSO-G2 R-PSSO-G2 R-PSFM-T3 R-PSFM-T3
Number of components 1 1 1 1 1 1 1
Number of terminals 2 2 2 2 2 3 3
Operating mode ENHANCEMENT MODE ENHANCEMENT MODE ENHANCEMENT MODE ENHANCEMENT MODE ENHANCEMENT MODE ENHANCEMENT MODE ENHANCEMENT MODE
Maximum operating temperature 175 °C 175 °C 175 °C 175 °C 175 °C 175 °C 175 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE FLANGE MOUNT FLANGE MOUNT
Polarity/channel type N-CHANNEL N-CHANNEL N-CHANNEL N-CHANNEL N-CHANNEL N-CHANNEL N-CHANNEL
Maximum power consumption environment 103 W 103 W 103 W 103 W 103 W 103 W 103 W
Maximum pulsed drain current (IDM) 220 A 220 A 220 A 220 A 220 A 220 A 220 A
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
surface mount YES YES YES YES YES NO NO
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING THROUGH-HOLE THROUGH-HOLE
Terminal location SINGLE SINGLE SINGLE SINGLE SINGLE SINGLE SINGLE
transistor applications SWITCHING SWITCHING SWITCHING SWITCHING SWITCHING SWITCHING SWITCHING
Transistor component materials SILICON SILICON SILICON SILICON SILICON SILICON SILICON
Maximum off time (toff) 190 ns 190 ns 190 ns 190 ns 190 ns 190 ns 190 ns
Maximum opening time (tons) 175 ns 175 ns 175 ns 175 ns 175 ns 175 ns 175 ns
Contacts 3 3 3 3 3 3 -
Base Number Matches - 1 1 1 1 - -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1783  2017  2725  2333  982  36  41  55  47  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号