EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT23S08-1HDC8

Description
PLL Based Clock Driver, 23S Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16
Categorylogic    logic   
File Size77KB,10 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT23S08-1HDC8 Overview

PLL Based Clock Driver, 23S Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16

IDT23S08-1HDC8 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeSOIC
package instructionSOP, SOP16,.25
Contacts16
Reach Compliance Code_compli
series23S
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G16
JESD-609 codee0
length9.9314 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
MaximumI(ol)0.012 A
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals16
Actual output times8
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)240
power supply3.3 V
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.2 ns
Maximum seat height1.7272 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature20
width3.937 mm
minfmax133.3 MHz
Base Number Matches1
IDT23S08
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY CLOCK
MULTIPLIER, SPREAD
SPECTRUM COMPATIBLE
FEATURES:
DESCRIPTION:
IDT23S08
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1x, 2x, 4x output options (see table):
– IDT23S08-1 1x
– IDT23S08-2 1x, 2x
– IDT23S08-3 2x, 4x
– IDT23S08-4 2x
– IDT23S08-1H, -2H, and -5H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Spread spectrum compatible
• Available in SOIC and TSSOP packages
NOTE: EOL for non-green parts to occur on 5/13/10 per
PDN U-09-01
The IDT23S08 is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT23S08 has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT23S08 enters power down. In this mode, the device will
draw less than 12µA for Commercial Temperature range and less than 25µA
for Industrial temperature range, and the outputs are tri-stated.
The IDT23S08 is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT23S08 is characterized for both Industrial and Commercial opera-
tion.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
16
1
2
(-5)
2
PLL
3
2
CLKA1
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2003
Integrated Device Technology, Inc.
AUGUST 2009
DSC 6394/10
Let me take off your clothes - Bluetooth car OBD diagnostic device
Because I wanted to study the on-board diagnostic protocol, but I didn't have anything to learn, and the simulated OBD devices on Taobao were all hundreds of dollars and I couldn't afford them. Later,...
散吧散吧 Automotive Electronics
Failed to add Vietnamese fonts in CE6.0. . Solution. .
I use ce6 and added Vietnamese support in the project properties. I downloaded a Vietnamese TTF font file, named VNI-Times, and added it to the bib file. The registry was modified to [HKEY_LOCAL_MACHI...
guanliheng Embedded System
The DCM simulation LOCK pin is always X
When simulating DCM, clk0 and clk2x are output normally, but the locked pin is always x. Why? Attached picture I'm not sure, need some advice....
jokeboy999 FPGA/CPLD
Free-Modbus protocol ported to CC430
The modbus protocol is widely used in industrial control. It was used some time ago and ported to CC430. Now I share it with you....
jj10200410 Microcontroller MCU
Could you please confirm the problem? Thank you!
There is a task that requires using STM32 to drive a NandFlash, F59L1G81A. I just took over this hardware platform and didn't look carefully at the differences of the STM32F100 series. I directly used...
lwx0280833 stm32/stm8
How to display Chinese correctly in WINCE5.0 English simulator
I used Platform Builder to make an English version of wince5.0 simulator, but the Chinese characters are displayed as garbled characters. How can I support Chinese characters?...
xiukiss Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1218  914  2330  1232  1208  25  19  47  28  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号