EEWORLDEEWORLDEEWORLD

Part Number

Search

QL4036-1PB256C

Description
Field Programmable Gate Array, 672 CLBs, 97128 Gates, 256.4MHz, 672-Cell, CMOS, PBGA256, 27 X 27 MM, 2.13 MM HEIGHT, 1.27 MM PITCH, PLASTIC, MS-034BAL-2, BGA-256
CategoryProgrammable logic devices    Programmable logic   
File Size191KB,19 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric View All

QL4036-1PB256C Overview

Field Programmable Gate Array, 672 CLBs, 97128 Gates, 256.4MHz, 672-Cell, CMOS, PBGA256, 27 X 27 MM, 2.13 MM HEIGHT, 1.27 MM PITCH, PLASTIC, MS-034BAL-2, BGA-256

QL4036-1PB256C Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerQuickLogic Corporation
Parts packaging codeBGA
package instructionBGA, BGA256,20X20,50
Contacts256
Reach Compliance Codecompliant
maximum clock frequency256.4 MHz
Combined latency of CLB-Max4.8 ns
JESD-30 codeS-PBGA-B256
JESD-609 codee0
length27 mm
Humidity sensitivity level3
Configurable number of logic blocks672
Equivalent number of gates97128
Number of entries204
Number of logical units672
Output times196
Number of terminals256
Maximum operating temperature70 °C
Minimum operating temperature
organize672 CLBS, 97128 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,20X20,50
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.34 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width27 mm
QL4036 QuickRAM Data Sheet
• • • • • •
36,000 Usable PLD Gate QuickRAM ESP Combining Performance,
Density and Embedded RAM
Device Highlights
High Performance & High Density
36,000 Usable PLD Gates with 204 I/Os
300 MHz 16-bit Counters, 400 MHz
Advanced I/O Capabilities
Interfaces with both 3.3 V and 5.0 V devices
PCI compliant with 3.3 V and 5.0 V busses
Datapaths, 160+ MHz FIFOs
0.35
µm
four-layer metal non-volatile
CMOS process for smallest die sizes
for -1/-2/-3/-4 speed grades
Full JTAG boundary scan
I/O Cells with individually controlled
Registered Input Path and Output Enables
High Speed Embedded SRAM
14 dual-port RAM modules, organized in
user-configurable 1,152 bit blocks
5 ns access times, each port independently
accessible
Fast and efficient for FIFO, RAM, and ROM
functions
14
RAM
Blocks
672
High Speed
Logic Cells
Easy to Use / Fast Development
Cycles
100% routable with 100% utilization and
Interface
complete pin-out stability
Variable-grain logic cells provide high
performance and 100% utilization
Comprehensive design tools include high
quality Verilog/VHDL synthesis
Figure 1: QuickRAM Block Diagram
© 2002 QuickLogic Corporation
www.quicklogic.com
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2259  2600  686  856  1097  46  53  14  18  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号