EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LF102418A-6.5TQL

Description
Cache SRAM, 1MX18, 6.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100
Categorystorage    storage   
File Size293KB,35 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance  
Download Datasheet Parametric Compare View All

IS61LF102418A-6.5TQL Overview

Cache SRAM, 1MX18, 6.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100

IS61LF102418A-6.5TQL Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeQFP
package instructionQFF, QFP100,.63X.87
Contacts100
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Factory Lead Time10 weeks
Maximum access time6.5 ns
Other featuresPIPELINED ARCHITECTURE, FLOW-THROUGH
Maximum clock frequency (fCLK)133 MHz
I/O typeCOMMON
JESD-30 codeR-PQFP-F100
JESD-609 codee3
length20 mm
memory density18874368 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeQFF
Encapsulate equivalent codeQFP100,.63X.87
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
power supply2.5/3.3,3.3 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.06 A
Minimum standby current3.14 V
Maximum slew rate0.25 mA
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formFLAT
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width14 mm
IS61LF25672A IS61VF25672A
IS61LF51236A IS61VF51236A
IS61LF102418A IS61VF102418A
256K x 72, 512K x 36, 1024K x 18
18Mb SYNCHRONOUS FLOW-THROUGH
STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for PBGA package
• Power Supply
LF: V
DD
3.3V + 5%, V
DDQ
3.3V/2.5V + 5%
VF: V
DD
2.5V + 5%, V
DDQ
2.5V + 5%
• JEDEC 100-Pin TQFP, 119-pin PBGA, 209-Ball
PBGA and 165-pin PBGA packages.
• Lead-free available
JULY 2010
DESCRIPTION
The
ISSI
IS61LF/VF25672A, IS61LF/VF51236A and
IS61LF/VF102418A are high-speed, low-power synchro-
nous static RAMs designed to provide burstable, high-
performance memory for communication and networking
applications. The IS61LF/VF25672A is organized as
262,144 words by 72 bits. The IS61LF/VF51236A is orga-
nized as 524,288 words by 36 bits. The IS61LF/VF102418A
is organized as 1,048,576 words by 18 bits. Fabricated
with
ISSI
's advanced CMOS technology, the device inte-
grates a 2-bit burst counter, high-speed SRAM core, and
high-drive capability outputs into a single monolithic cir-
cuit. All synchronous inputs pass through registers con-
trolled by a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
Byte write operation is performed by using byte write
enable (BWE) input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW) is
available for writing all bytes at one time, regardless of the
byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the
ADV
(burst address ad-
vance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH or
left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev. K
07/29/2010
1

IS61LF102418A-6.5TQL Related Products

IS61LF102418A-6.5TQL IS61VF51236A-7.5TQLI
Description Cache SRAM, 1MX18, 6.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100 Cache SRAM, 512KX36, 7.5ns, CMOS, PQFP100, LEAD FREE, TQFP-100
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker Integrated Silicon Solution ( ISSI ) Integrated Silicon Solution ( ISSI )
Parts packaging code QFP QFP
package instruction QFF, QFP100,.63X.87 LQFP, QFP100,.63X.87
Contacts 100 100
Reach Compliance Code compliant compliant
ECCN code 3A991.B.2.A 3A991.B.2.A
Factory Lead Time 10 weeks 10 weeks
Maximum access time 6.5 ns 7.5 ns
Other features PIPELINED ARCHITECTURE, FLOW-THROUGH FLOW-THROUGH ARCHITECTURE
Maximum clock frequency (fCLK) 133 MHz 117 MHz
I/O type COMMON COMMON
JESD-30 code R-PQFP-F100 R-PQFP-G100
JESD-609 code e3 e3
length 20 mm 20 mm
memory density 18874368 bit 18874368 bit
Memory IC Type CACHE SRAM CACHE SRAM
memory width 18 36
Humidity sensitivity level 3 3
Number of functions 1 1
Number of terminals 100 100
word count 1048576 words 524288 words
character code 1000000 512000
Operating mode SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 85 °C
organize 1MX18 512KX36
Output characteristics 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code QFF LQFP
Encapsulate equivalent code QFP100,.63X.87 QFP100,.63X.87
Package shape RECTANGULAR RECTANGULAR
Package form FLATPACK FLATPACK, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 260 260
power supply 2.5/3.3,3.3 V 2.5 V
Certification status Not Qualified Not Qualified
Maximum seat height 1.6 mm 1.6 mm
Maximum standby current 0.06 A 0.075 A
Minimum standby current 3.14 V 2.38 V
Maximum slew rate 0.25 mA 0.25 mA
Maximum supply voltage (Vsup) 3.465 V 2.625 V
Minimum supply voltage (Vsup) 3.135 V 2.375 V
Nominal supply voltage (Vsup) 3.3 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Temperature level COMMERCIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form FLAT GULL WING
Terminal pitch 0.65 mm 0.65 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature 40 40
width 14 mm 14 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1881  347  1059  298  2374  38  7  22  6  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号