EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDPB42M36A-500M3LI

Description
QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165
Categorystorage    storage   
File Size700KB,33 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric View All

IS61QDPB42M36A-500M3LI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS61QDPB42M36A-500M3LI - - View Buy Now

IS61QDPB42M36A-500M3LI Overview

QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LEAD FREE, LFBGA-165

IS61QDPB42M36A-500M3LI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Factory Lead Time10 weeks
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)500 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
length17 mm
memory density75497472 bit
Memory IC TypeQDR SRAM
memory width36
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2MX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.36 A
Minimum standby current1.71 V
Maximum slew rate1.2 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
IS61QDPB44M18A/A1/A2
IS61QDPB42M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V V
REF
.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDPB42M36A : Don’t care ODT function
and pin connection
IS61QDPB42M36A1: Option1
IS61QDPB42M36A2: Option2
Refer to more detail description at page 6 for each
ODT option.
JANUARY 2016
DESCRIPTION
The 72Mb IS61QDPB42M36A/A1/A2 and
IS61QDPB44M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K# clock (starting 2.5 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the fourth and fifth rising
edges of the K clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. E1
12/01/2015
1
Show the legendary probe card/needle card/PC
[i=s] This post was last edited by wsmysyn on 2016-10-18 22:00 [/i] As the title says, I have been on a business trip recently. I used to do more FT testing, and I didn’t have much contact with CP on-...
wsmysyn Talking
PowerLogic Beginner Quick Start Tutorial
This PowerLogic tutorial is mainly to help beginners get started quickly. It uses a graphical interface and you can follow it step by step. This tutorial arranges the process in the following order: 1...
fighting Analog electronics
MSP430F149 is a GPRS driver. It keeps restarting inexplicably after sending many characters?
Use the serial port 1 of MSP430 to drive the GPRS module SIM300DZ to send text messages. When sending 124 characters, it works normally. When sending 150 characters, the microcontroller will restart f...
ngkj1981 Microcontroller MCU
[Evaluation of domestic FPGA Gaoyun GW1N-4 series development board] Stopwatch with dynamic digital tube display
This time we will practice the dynamic display of digital tubes 1. Objectives The stopwatch is operated by using three dip switches and four digital tubes, that is, one dip switch starts timing, one d...
怀揣少年梦 Domestic Chip Exchange
Finally got the FPGA (cyclone4) development board for the second phase (pictured above)
After such a long wait, I finally got the second phase of the FPGA (cyclone4) development board free aid program. The moderator is very attentive, the board is beautifully packaged, and the welding is...
wsdymg FPGA/CPLD
wife-selling
Media reports on April 1. If you look at the Wikipedia homepage, you will find that today's featured article is an article called "Wife-selling". The article states that this is a traditional British ...
天天谈芯 Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1875  941  1813  2800  1375  38  19  37  57  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号