EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32ACQG208

Description
Field Programmable Gate Array, 2880 CLBs, 48000 Gates, 238MHz, 2880-Cell, CMOS, CQFP208, ROHS COMPLIANT, CERAMIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size794KB,108 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

A54SX32ACQG208 Overview

Field Programmable Gate Array, 2880 CLBs, 48000 Gates, 238MHz, 2880-Cell, CMOS, CQFP208, ROHS COMPLIANT, CERAMIC, QFP-208

A54SX32ACQG208 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicrosemi
package instructionQFF, TPAK208,2.9SQ,20
Reach Compliance Codecompliant
Other features32000 TYPICAL GATES AVAILABLE
maximum clock frequency238 MHz
Combined latency of CLB-Max1.2 ns
JESD-30 codeS-CQFP-F208
JESD-609 codee4
length29.21 mm
Configurable number of logic blocks2880
Equivalent number of gates48000
Number of entries174
Number of logical units2880
Output times174
Number of terminals208
Maximum operating temperature70 °C
Minimum operating temperature
organize2880 CLBS, 48000 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Encapsulate equivalent codeTPAK208,2.9SQ,20
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)245
power supply2.5,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.3 mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceGold (Au) - with Nickel (Ni) barrier
Terminal formFLAT
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width29.21 mm
v5.3
SX-A Family FPGAs
u e
Leading-Edge Performance
250 MHz System Performance
350 MHz Internal Performance
Specifications
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
μ
/ 0.25
μ
CMOS Process Technology
Features
Hot-Swap Compliant I/Os
Power-Up/Down Friendly (No Sequencing Required
for Supply Voltages)
66 MHz PCI Compliant
Nonvolatile, Single-Chip Solution
Configurable I/O Support for 3.3 V / 5 V PCI, 5 V
TTL, 3.3 V LVTTL, 2.5 V LVCMOS2
2.5 V, 3.3 V, and 5 V Mixed-Voltage Operation with
5 V Input Tolerance and 5 V Drive Strength
Devices Support Multiple Temperature Grades
Configurable Weak-Resistor Pull-Up or Pull-Down
for I/O at Power-Up
Individual Output Slew Rate Control
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Boundary-Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Actel Secure Programming Technology with
FuseLock™ Prevents Reverse Engineering and
Design Theft
Table 1 •
SX-A Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Dedicated Flip-Flops
Maximum Flip-Flops
Maximum User I/Os
Global Clocks
Quadrant Clocks
Boundary Scan Testing
3.3 V / 5 V PCI
Input Set-Up (External)
Speed Grades
2
Temperature Grades
Package (by pin count)
PQFP
TQFP
PBGA
FBGA
CQFP
Notes:
1. A maximum of 512 registers is possible if all 512 C cells are used to build an additional 256 registers.
2. All –3 speed grades have been discontinued.
A54SX08A
8,000
12,000
768
512
256
512
1
130
3
0
Yes
Yes
0 ns
–F, Std, –1, –2
C, I, A, M
208
100, 144
144
A54SX16A
16,000
24,000
1,452
924
528
990
180
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144
144, 256
A54SX32A
32,000
48,000
2,880
1,800
1,080
1,980
249
3
0
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
100, 144, 176
329
144, 256, 484
208, 256
A54SX72A
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Yes
Yes
0 ns
–F, Std, –1, –2, –3
C, I, A, M
208
256, 484
208, 256
February 2007
© 2007 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
Using embedded PLC to boost the growth of the automation industry - Interview with Huangshi Kewei Company
Huangshi Kewei Automation Co., Ltd. was founded in 1996. It was initially engaged in the development of industrial automation instruments and complete sets of automation engineering projects. After mo...
断琴残风 Embedded System
RG Roller Guide Rails
RG Roller Guide Rails...
lorant Embedded System
A sophomore who is confused about choosing a major (Can embedded system be my major?)
[b]Hello, seniors. I am a sophomore student at Dalian University of Technology, majoring in software. I will soon choose a major. [/b] The list of majors is as follows. Some of them have leaders, who ...
seanp Embedded System
Multiple pcie device bar addresses
Hello, I would like to ask a question. The bar of the pcie peripheral is stored in the address space to be mapped to the cpu, and then through ioremap. 1 I see that the enumeration process in the pci/...
good969 Embedded System
Sharing the process of WEBENCH design + clock design in laser rangefinder
The phase laser rangefinder needs to use two frequencies, one as the local oscillator signal and the other as the master oscillator signal. There is a small frequency difference between the two signal...
digitaltek Analogue and Mixed Signal
Six questions to ask before designing Palm software
When I followed the teacher and asked him how to write a program, the teacher always told me to draw the control flow diagram of my program first. I thought it was troublesome at that time, so I just ...
maker Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 681  512  602  890  2546  14  11  13  18  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号