EEWORLDEEWORLDEEWORLD

Part Number

Search

DS1020-100

Description
SILICON DELAY LINE, TRUE OUTPUT, PDIP16
Categorylogic    logic   
File Size190KB,9 Pages
ManufacturerDALLAS
Websitehttp://www.dalsemi.com
Download Datasheet Parametric Compare View All

DS1020-100 Online Shopping

Suppliers Part Number Price MOQ In stock  
DS1020-100 - - View Buy Now

DS1020-100 Overview

SILICON DELAY LINE, TRUE OUTPUT, PDIP16

DS1020-100 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerDALLAS
package instruction0.300 INCH, DIP-16
Reach Compliance Codeunknow
Other featuresPROGRAMMABLE USING 3-WIRE SERIAL PORT OR 8-BIT PARALLEL PORT
seriesCMOS/TTL
Input frequency maximum value (fmax)1.88679 MHz
JESD-30 codeR-PDIP-T16
JESD-609 codee0
Logic integrated circuit typeSILICON DELAY LINE
Number of functions1
Number of taps/steps255
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP16,.3
Package shapeRECTANGULAR
Package formIN-LINE
power supply5 V
Maximum supply current (ICC)30 mA
programmable delay lineYES
Prop。Delay @ Nom-Su265 ns
Certification statusNot Qualified
Maximum supply voltage (Vsup)5.25 V
Minimum supply voltage (Vsup)4.75 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Total delay nominal (td)265 ns
DS1020
Programmable 8-Bit
Silicon Delay Line
www.dalsemi.com
FEATURES
All-silicon time delay
Models with 0.15 ns, 0.25 ns, 0.5 ns, 1 ns,
and 2 ns steps
Programmable using 3-wire serial port or
8-bit parallel port
Leading and trailing edge accuracy
Standard 16-pin DIP or 16-pin SOIC
Economical
Auto-insertable, low profile
Low-power CMOS
TTL/CMOS-compatible
Vapor phase, IR and wave solderable
IN
E
Q/PO
P1
P2
P3
P4
GND
PIN ASSIGNMENT
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
OUT
S
P7
P6
C
P5
D
IN
E
Q/PO
P1
P2
P3
P4
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
CC
OUT
S
P7
P6
C
P5
D
DS1020 16-pin DIP (300-mil)
See Mech. Drawings Section
DS1020S 16-pin SOIC (300-mil)
See Mech. Drawings Section
PIN DESCRIPTION
IN
P0-P7
GND
OUT
V
CC
S
E
C
Q
D
- Delay Input
- Parallel Program Pins
- Ground
- Delay Output
- +5 Volts
- Mode Select
- Enable
- Serial Port Clock
- Serial Data Output
- Serial Data Input
DESCRIPTION
The DS1020 Programmable 8-Bit Silicon Delay Line consists of an 8-bit, user-programmable CMOS
silicon integrated circuit. Delay values, programmed using either the 3-wire serial port or the 8-bit
parallel port, can be varied over 256 equal steps. The fastest model (-15) offers a maximum delay of
48.25 ns with an incremental delay of 0.15 ns, while the slowest model (-200) has a maximum delay of
520 ns with an incremental delay of 2 ns. All models have an inherent (step-zero) delay of 10 ns. After
the user-determined delay, the input logic state is reproduced at the output without inversion. The
DS1020 is TTL- and CMOS-compatible, capable of driving 10 74LS-type loads, and features both rising
and falling edge accuracy.
The all-CMOS DS1020 integrated circuit has been designed as a reliable, economic alternative to hybrid
programmable delay lines. It is offered in a standard 16-pin auto-insertable DIP and a space-saving
surface mount 16-pin SOIC.
1 of 9
111799

DS1020-100 Related Products

DS1020-100 DS1020 DS1020-15 DS1020-200
Description SILICON DELAY LINE, TRUE OUTPUT, PDIP16 SILICON DELAY LINE, TRUE OUTPUT, PDIP16 SILICON DELAY LINE, TRUE OUTPUT, PDIP16 SILICON DELAY LINE, TRUE OUTPUT, PDIP16
Reach Compliance Code unknow unknow unknow unknown
series CMOS/TTL 1000 CMOS/TTL CMOS/TTL
JESD-30 code R-PDIP-T16 R-PDIP-T16 R-PDIP-T16 R-PDIP-T16
Logic integrated circuit type SILICON DELAY LINE SILICON DELAY LINE SILICON DELAY LINE SILICON DELAY LINE
Number of functions 1 1 1 1
Number of taps/steps 255 255 255 255
Number of terminals 16 16 16 16
Output polarity TRUE TRUE TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE IN-LINE IN-LINE IN-LINE
programmable delay line YES YES YES YES
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Nominal supply voltage (Vsup) 5 V 5 V 5 V 5 V
surface mount NO NO NO NO
technology CMOS CMOS CMOS CMOS
Terminal form THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
Terminal location DUAL DUAL DUAL DUAL
Is it Rohs certified? incompatible - incompatible incompatible
Maker DALLAS DALLAS DALLAS -
package instruction 0.300 INCH, DIP-16 - 0.300 INCH, DIP-16 0.300 INCH, DIP-16
Other features PROGRAMMABLE USING 3-WIRE SERIAL PORT OR 8-BIT PARALLEL PORT - PROGRAMMABLE USING 3-WIRE SERIAL PORT OR 8-BIT PARALLEL PORT PROGRAMMABLE USING 3-WIRE SERIAL PORT OR 8-BIT PARALLEL PORT
Input frequency maximum value (fmax) 1.88679 MHz - 10.3627 MHz 0.961538 MHz
JESD-609 code e0 - e0 e0
Maximum operating temperature 70 °C - 70 °C 70 °C
encapsulated code DIP - DIP DIP
Encapsulate equivalent code DIP16,.3 - DIP16,.3 DIP16,.3
power supply 5 V - 5 V 5 V
Maximum supply current (ICC) 30 mA - 30 mA 30 mA
Maximum supply voltage (Vsup) 5.25 V - 5.25 V 5.25 V
Minimum supply voltage (Vsup) 4.75 V - 4.75 V 4.75 V
Temperature level COMMERCIAL - COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal pitch 2.54 mm - 2.54 mm 2.54 mm
Total delay nominal (td) 265 ns - 48.25 ns 520 ns
debug
I am responsible for a product of the company recently. I have completed the schematic diagram, layout and debugging by myself. But now I have encountered a bottleneck in debugging. The voltage is nor...
樱花锦 PCB Design
The USB2.0 port of GL3520 USB3.0 HUB cannot be recognized
[i=s]This post was last edited by LuJianchang on 2020-12-18 15:28[/i]Regarding the GL3520 USB3.0 HUB, the USB2.0 interface cannot recognize the USB device due to plugging and unplugging the USB3.0 int...
LuJianchang PCB Design
Do you know how a Verilog HDL program is structured?
...
至芯科技FPGA大牛 FPGA/CPLD
The problem of finding the difference of the system timer, please help me
CTimeSpan span = SysStopTime - SysStartTime; where SysStopTime and SysStartTime are of CString type, I want to calculate the difference and then display it, for example, output the difference through ...
ccqingzhi Embedded System
I would like to ask about the redrawing problem of the cedit control. The c++ side has also been posted~
When running application software on Windows CE, the CEdit control refreshes slowly when there are many interfaces. Is there a way to handle these controls like copying pictures? How to solve the prob...
xingtao Embedded System
I want to learn embedded system, please help me
I am basically a complete beginner in embedded systems. I majored in communications in college. I would like to ask you for advice. Where should I start? Which languages should I learn step by step? O...
nuanshuiping Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 902  714  845  1969  1162  19  15  18  40  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号