EEWORLDEEWORLDEEWORLD

Part Number

Search

530AA489M000DG

Description
LVPECL Output Clock Oscillator, 489MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530AA489M000DG Overview

LVPECL Output Clock Oscillator, 489MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA489M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency489 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
For 50Hz interference signal, it is not necessary to use a notch filter
It is not necessary to use a notch filter for 50Hz interference signals. It is not necessary to use a notch filter for 50Hz interference because it is usually difficult to debug when the requirements ...
freq Analog electronics
How to accurately collect synchronization signals on FPGA
I would like to ask the experts: I recently used FPGA to collect 100MHz signal, and another channel was triggered synchronously. However, the rising edge of the trigger signal is around 40ns, which ev...
cshkeylock FPGA/CPLD
TM4C123GH6PM PWM無法設為0(全LOW)
想請問TM4C123GH6PM的PWM設定不能設為全LOW嗎? 當我PWM=0時,PWM會是全開(HIGH),而非LOW 是哪邊有設定錯誤嗎?初始設定如下ROM_SysCtlPWMClockSet(SYSCTL_PWMDIV_2);u32PWMClock = SysCtlClockGet() / 2;u32PWMPeriod=(u32PWMClock / PWM_FREQUENCY) - 1;u3...
t8521993 Microcontroller MCU
Photorelay TLP3547F Review
Through the previous understanding and testing, we have learned about photoelectric relays. 1. Fast response time, release time is less than 5ms. Suitable for working environment less than 10Hz. 2. No...
anger0925 Toshiba Photorelays TLP3547 Review
Please help me analyze the circuit diagram
What is the function of C1 in the picture?eeworldpostqq...
杨柳青年 Power technology
Can CC1101 measure distance via RSSI?
At present, the ZIgbee protocol stack on the Internet supports the function of ranging and positioning. The principle is based on the RSSI signal strength. Question 1: Does the RSSI signal strength de...
donsbin RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1739  554  1083  2757  599  36  12  22  56  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号