EEWORLDEEWORLDEEWORLD

Part Number

Search

MSM8128JLI-12

Description
Standard SRAM, 128KX8, 120ns, CMOS, CQCC32, LCC-32
Categorystorage    storage   
File Size220KB,10 Pages
ManufacturerAPTA Group Inc
Download Datasheet Parametric View All

MSM8128JLI-12 Overview

Standard SRAM, 128KX8, 120ns, CMOS, CQCC32, LCC-32

MSM8128JLI-12 Parametric

Parameter NameAttribute value
MakerAPTA Group Inc
Parts packaging codeQFJ
package instructionQCCJ, LDCC32,.45X.7
Contacts32
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time120 ns
I/O typeCOMMON
JESD-30 codeR-CQCC-J32
length18.22 mm
memory density1048576 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals32
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128KX8
Output characteristics3-STATE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC32,.45X.7
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
power supply5 V
Certification statusNot Qualified
Maximum seat height4.32 mm
Maximum standby current0.00035 A
Minimum standby current2 V
Maximum slew rate0.07 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
width11.87 mm
TRAILING EDGE PRODUCT - MINIMUM ORDER APPLIES
PRODUCT MAY BE MADE OBSOLETE WITHOUT NOTICE
128K x 8 SRAM
MSM8128 - 85/10/12
Elm Road, West Chirton, NORTH SHIELDS, Tyne & Wear
NE29 8SE, England Tel. +44 (0191) 2930500 Fax. +44 (0191) 2590997
Issue 4.4 : February 2000
Description
The MSM8128 is a 1Mbit monolithic SRAM
organised as 128K x 8. It is available in with
access times of 85, 100 & 120ns. It has a low
power standby version and has 3.0V battery
backup capability. It is directly TTL compatible
and has common data inputs and outputs.
Two pinout variants (single and dual CS) are
available.
All versions may be screened in accordance with
MIL-STD-883.
131,072 x 8 CMOS Static RAM
Features
Access Times of 85/100/120 ns
JEDEC standard Dual CS footprints.
Operating Power
605 mW (max)
Low Power Standby (-L) 2.53 mW (max)
Low Voltage Data Retention.
Completely Static Operation
Directly TTL compatible.
May be processed in accordance with MIL-STD-883
Block Diagram
Pin Definition
NC
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
D0
D1
D2
GND
1
2
3
4
5
6
7
8 TOP VIEW
S,V
9
10
11
12
13
14
15
16
D0
A0
A1
A2
A3
A4
A5
MEMORY ARRAY
512 X 2048
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A6
A7
VCC
A15
CS2
WE
A13
A8
A9
A11
OE
A10
CS1
D7
D6
D5
D4
D3
13
12
11
10
9
8
7
6
5
21
22
23
24
25
26
27
28
CS1
A10
A11
A13
Package Details
Pin Count
Description
32
32
32
Flatpack
LCC
JLCC
Package Type
G
W
J
Package details on pages 8 & 9.
See Page 9 for X pinout
Pin Functions
A0-A16
Address Inputs
D0-7
Data Input/Output
CS1
Chip Select 1
CS2
Chip Select 2
OE
Output Enable
WE
Write Enable
NC
No Connect
V
CC
Power (+5V)
GND
Ground
WE
OE
D7
A9
A8
29
D1
D2
GND
D3
D4
D5
D6
14
15
16
17
18
19
20
TOP VIEW
J
4
3
2
1
32
31
30
A12
A14
A16
NC
VCC
A15
CS2

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2554  2223  64  235  2384  52  45  2  5  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号