EEWORLDEEWORLDEEWORLD

Part Number

Search

DM4M32SJ-12

Description
Cache DRAM Module, 4MX32, 12ns, CMOS, PSMA72,
Categorystorage    storage   
File Size165KB,24 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric Compare View All

DM4M32SJ-12 Overview

Cache DRAM Module, 4MX32, 12ns, CMOS, PSMA72,

DM4M32SJ-12 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerCypress Semiconductor
package instructionSIMM, SSIM72
Reach Compliance Codecompliant
Maximum access time12 ns
I/O typeCOMMON
JESD-30 codeR-PSMA-N72
memory density134217728 bit
Memory IC TypeCACHE DRAM MODULE
memory width32
Number of terminals72
word count4194304 words
character code4000000
Maximum operating temperature70 °C
Minimum operating temperature
organize4MX32
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSIMM
Encapsulate equivalent codeSSIM72
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
power supply5 V
Certification statusNot Qualified
refresh cycle1024
Maximum seat height35.56 mm
self refreshNO
Maximum standby current0.036 A
Maximum slew rate7.52 mA
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationSINGLE
Enhanced
Features
s
Memory Systems Inc.
DM4M32SJ
4Mb x 32 Enhanced DRAM SIMM
Product Specification
Architecture
The DM4M32SJ achieves
4Mb x 32 density by mounting
32 4M x 1 EDRAMs, packaged
in 28-pin plastic SOJ packages
on both sides of the multi-
layer substrate. Four buffers
have been added to reduce the
loading on the address and
control lines. The buffers have
balanced output current levels
and current limiting resistors.
These offer low ground
Description
bounce, minimal undershoot,
and controlled fall times.
The Enhanced Memory Systems 16MB EDRAM SIMM module
The EDRAM memory
provides a single memory module solution for the main memory or
module architecture is very
local memory of fast PCs, workstations, servers, and other high
similar to a standard 16MB DRAM module with the addition of an
performance systems. Due to its fast 12ns cache row register, the
integrated cache and on-chip control which allows it to operate much
EDRAM memory module supports zero-wait-state burst read
operations at up to 66MHz bus rates in a non-interleave configuration like a page mode or static column DRAM.
The EDRAM's SRAM cache is integrated into the DRAM array as
and >100MHz bus rates with a two-way interleave configuration.
tightly coupled row registers. Memory reads always occur from the
On-chip write posting and fast page mode operation supports
cache row register. When the on-chip comparator detects a page hit,
12ns write and burst write operations. On a cache miss, the fast
DRAM array reloads the entire 8Kbyte cache over an 8Kbyte-wide bus only the SRAM is accessed and data is available in 12ns from column
in 18ns for an effective bandwidth of 454 Gbytes/sec. This means very address. When a page read miss is detected, the entire new DRAM row
is updated into the cache and data is available at the output all within
low latency and fewer wait states on a cache miss than a non-
a single 30ns access. Subsequent reads within the page (burst reads,
integrated cache/DRAM solution. The JEDEC compatible SIMM
local instructions, or data) will continue at 12ns cycle time. Since reads
configuration allows a single memory controller to be designed to
support either JEDEC slow DRAMs or high speed EDRAMs to provide occur from the SRAM cache, DRAM precharge can occur simultaneously
without degrading performance. The on-chip refresh counter with
a simple upgrade path to higher system performance.
independent refresh bus allows the EDRAM to
be refreshed during cache reads.
DM4M32SJ Functional Diagram
Memory writes are internally posted in
12ns and directed to the DRAM array. During
A
0-10
Column
CAL
0-3
Add
Column Decoder
a write hit, the on-chip address comparator
Latch
activates a parallel write path to the SRAM
2048 X 32 Cache (Row Register)
11-Bit
cache to maintain coherency. The EDRAM
Comp
Sense Amps
delivers 12ns cycle page mode memory writes.
G
& Column Write Select
I/O
Last
Memory writes do not affect the contents of
Control
Row
DQ
0-31
and
Read
A
0-10
the cache row register except during a cache
Data
Add
Latches
Latch
hit.
S
By integrating the SRAM cache as row
Memory
Row
Array
WE
Add
registers in the DRAM array and keeping the
16Mbyte
Latch
on-chip control simple, the EDRAM is able to
provide superior performance over standard
V
slow DRAMs.
A
0-9
C
Integrated 2,048 x 32 SRAM Cache Row Register Allows 12ns
Access Random Reads Within the Page
s
Interleaved SRAM Cache for 8ns Burst Reads
s
30ns DRAM Array for Fast Random Access to Any Page
s
Ultra-Fast Integrated 8Kbyte-Wide DRAM to Cache Bus
for 454-Gbyte/sec Cache Fill Bandwidth
s
On-Chip Write Posting and Fast Page Mode Operation Allows
12ns Writes and Burst Writes
s
On-Board Address and Control Buffering
s
Low Power Self Refresh Mode Option
Row Decoder
CC
F
W/R
RE
0,2
Row Add
and
Refresh
Control
1-36
Refresh
Counter
V
SS
PD
PD16M
The information contained herein is subject to change without notice. Enhanced reserves the right
to change or discontinue this product without notice.
© 1996 Enhanced Memory Systems Inc.,
1850 Ramtron Drive, Colorado Springs, CO 80921
Telephone
(800) 545-DRAM;
Fax
(719) 488-9095; http://www.csn.net/ramtron/enhanced
38-2110-002

DM4M32SJ-12 Related Products

DM4M32SJ-12 DM4M32SJ-15L DM4M32SJ-15
Description Cache DRAM Module, 4MX32, 12ns, CMOS, PSMA72, Cache DRAM Module, 4MX32, 15ns, CMOS, PSMA72, Cache DRAM Module, 4MX32, 15ns, CMOS, PSMA72,
Is it Rohs certified? incompatible incompatible incompatible
Maker Cypress Semiconductor Cypress Semiconductor Cypress Semiconductor
package instruction SIMM, SSIM72 SIMM, SSIM72 SIMM, SSIM72
Reach Compliance Code compliant compliant compliant
Maximum access time 12 ns 15 ns 15 ns
I/O type COMMON COMMON COMMON
JESD-30 code R-PSMA-N72 R-PSMA-N72 R-PSMA-N72
memory density 134217728 bit 134217728 bit 134217728 bit
Memory IC Type CACHE DRAM MODULE CACHE DRAM MODULE CACHE DRAM MODULE
memory width 32 32 32
Number of terminals 72 72 72
word count 4194304 words 4194304 words 4194304 words
character code 4000000 4000000 4000000
Maximum operating temperature 70 °C 70 °C 70 °C
organize 4MX32 4MX32 4MX32
Output characteristics 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SIMM SIMM SIMM
Encapsulate equivalent code SSIM72 SSIM72 SSIM72
Package shape RECTANGULAR RECTANGULAR RECTANGULAR
Package form MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY
power supply 5 V 5 V 5 V
Certification status Not Qualified Not Qualified Not Qualified
refresh cycle 1024 1024 1024
Maximum seat height 35.56 mm 35.56 mm 35.56 mm
self refresh NO YES NO
Maximum standby current 0.036 A 0.036 A 0.036 A
Maximum slew rate 7.52 mA 7.52 mA 7.52 mA
Nominal supply voltage (Vsup) 5 V 5 V 5 V
surface mount NO NO NO
technology CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL
Terminal form NO LEAD NO LEAD NO LEAD
Terminal pitch 1.27 mm 1.27 mm 1.27 mm
Terminal location SINGLE SINGLE SINGLE
Standing wave protection circuit
The transistors in most solid-state amplifiers will fail to work in a mismatched state, and the dissipation is relatively large. In the worst case, the tube will be burned out when the mismatch is ser...
啊小罗 RF/Wirelessly
Why does my infrared receiver always output high level regardless of whether there is infrared light or not?
Why when I use the integrated infrared receiver, the level is always high regardless of whether there is infrared light or not? Why is that?...
Sherlock_Z Analog electronics
matlab
[i=s] This post was last edited by paulhyde on 2014-9-15 02:58 [/i] matlab...
799879197 Electronics Design Contest
How to protect the CAN bus from lightning?
In a broad sense, lightning protection includes two concepts, one is lightning protection and the other is surge protection. Lightning strike is the phenomenon of instantaneous release of electric cha...
qwqwqw2088 Analogue and Mixed Signal
Problems in setting initial value when T1 of 51 series single chip microcomputer is used as baud rate generator
When reading a piece of code from a company, I found the following: SCON = 0xd0; PCON |= 0xC0; TMOD &= 0x0F; TMOD |= 0x20; TH1 = 256 - ((FREQ_OSC * 2L * 125L)/ (48L * 9600L)); TH1 should be = 256-(FRE...
stonepal Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1559  113  2700  1134  1194  32  3  55  23  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号