EEWORLDEEWORLDEEWORLD

Part Number

Search

AS7C33256NTD32A-166BC

Description
ZBT SRAM, 256KX32, 9ns, CMOS, PBGA119, 14 X 20 MM, BGA-119
Categorystorage    storage   
File Size324KB,12 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

AS7C33256NTD32A-166BC Overview

ZBT SRAM, 256KX32, 9ns, CMOS, PBGA119, 14 X 20 MM, BGA-119

AS7C33256NTD32A-166BC Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionBGA,
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time9 ns
JESD-30 codeR-PBGA-B119
JESD-609 codee0
length22 mm
memory density8388608 bit
Memory IC TypeZBT SRAM
memory width32
Number of functions1
Number of terminals119
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX32
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height2.4 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
March 2002
Š
AS7C33256NTD32A
AS7C33256NTD36A
9 .î 65$0 ZLWK 17'
TM
1
Features
• Organization: 262,144 words × 32 or 36 bits
• NTD
™1
architecture for efficient bus operation
• Fast clock speeds to 166 MHz in LVTTL/LVCMOS
• Fast clock to data access: 3.0/3.5/3.8/4/5 ns
• Fast OE access time: 3.5/3.8/4/5 ns
• Fully synchronous operation
• “Flow-through” or “pipelined” mode
• Asynchronous output enable control
1. NTD
is a trademark of Alliance Semiconductor Corporation.
• Available in 100-pin TQFP and 119-ball BGA package
• Byte write enables
• Clock enable for operation hold
• Multiple chip enables for easy expansion
• 3.3 core power supply
• 2.5V or 3.3V I/O operation with separate V
DDQ
• 30 mW typical standby power
• Self-timed write cycles
• Interleaved or linear burst modes
• Snooze mode for standby operation
18
Logic block diagram
A[17:0]
18
D
Address
register
Burst logic
Q
CLK
D
Q
18
CE0
CE1
CE2
R/W
BWa
BWb
BWc
BWd
ADV / LD
FT
LBO
ZZ
Write delay
addr. registers
CLK
Control
logic
CLK
Write Buffer
CLK
36/32
256K x 32/36
SRAM
Array
DATA [a:d]
36/32
D
Data
Q
Input
Register
CLK
36/32
36/32
36/32
CLK
CEN
CLK
OE
Output
Register
36/32
OE
DATA [a:d]
Selection guide
-166
Minimum cycle time
Maximum pipelined clock frequency
Maximum pipelined clock access time
Maximum operating current
Maximum standby current
Maximum CMOS standby current (DC)
6
166
3.0/3.5
1
475
130
30
-150
6.7
150
3.8
425
110
30
-133
7.5
133
4
400
100
30
-100
10
100
5
300
90
30
Units
ns
MHz
ns
mA
mA
mA
1 3.0 ns available on 166 MHz parts with “H” suffix. For further information see page 7 and last page with ordering codes.
 Y+
$OOLDQFH 6HPLFRQGXFWRU
3  RI 
&RS\ULJKW ‹ $OOLDQFH 6HPLFRQGXFWRU $OO ULJKWV UHVHUYHG

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 181  2374  1272  1401  5  4  48  26  29  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号