EEWORLDEEWORLDEEWORLD

Part Number

Search

V59C1512404QDUJ3I

Description
DDR DRAM, 128MX4, CMOS, PBGA60, GREEN, MO-207, FBGA-60
Categorystorage    storage   
File Size2MB,74 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V59C1512404QDUJ3I Overview

DDR DRAM, 128MX4, CMOS, PBGA60, GREEN, MO-207, FBGA-60

V59C1512404QDUJ3I Parametric

Parameter NameAttribute value
MakerProMOS Technologies Inc
Parts packaging codeDSBGA
package instructionTFBGA,
Contacts60
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B60
length10.5 mm
memory density536870912 bit
Memory IC TypeDDR DRAM
memory width4
Number of functions1
Number of ports1
Number of terminals60
word count134217728 words
character code128000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize128MX4
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width10 mm
V59C1512(404/804/164)QD
HIGH PERFORMANCE 512 Mbit DDR2 SDRAM
4 BANKS X 32Mbit X 4 (404)
4 BANKS X 16Mbit X 8 (804)
4 BANKS X 8Mbit X 16 (164)
37
DDR2-533
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
3.75ns
-
-
-
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
-
-
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
-
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
-
400 MHz
19A
DDR2-1066
5ns
3.75ns
2.5ns
2.5ns
1.87ns
533 MHz
Features
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Description
The V59C1512(404/804/164)QD is a four bank DDR
DRAM organized as 4 banks x 32Mbit x 4 (404), 4 banks x
16Mbit x 8 (804), or 4 banks x 8Mbit x 16 (164). The
V59C1512(404/804/164)QD achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2) write latency = read latency -1, (3) On Die Ter-
mination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed Grade:
-37 (DDR2-533) @ CL 4-4-4
-3 (DDR2-667) @ CL 5-5-5
-25A (DDR2-800) @ CL 6-6-6
-25 (DDR2-800) @ CL 5-5-5
-19A(DDR2-1066)@CL 7-7-7
High speed data transfer rates with system frequency
up to 533MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5, 6 and 7
Programmable Additive Latency:0, 1, 2, 3, 4, 5 and 6
Write Latency = Read Latency -1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
Available in 60-ball FBGA for x4 and x8 component or
84 ball FBGA for x16 component
All inputs & outputs are compatible with SSTL_18 in-
terface
tRAS lockout supported
Read Data Strobe supported (x8 only)
Internal four bank operations with single pulsed RAS
Device Usage Chart
Operating
Temperature
Range
0°C
Tc
85°C
-25°C
Tc
95°C
-40°C
Tc
95°C
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-37
Power
-19A
-3
-25A
-25
Std.
L
Temperature
Mark
Blank
M
I
V59C1512(404/804/164)QD Rev. 1.7 July 2011
1
Raw-OS and micro raw-OS development repositories
Since Google Code is often unstable for some reasons, all repository addresses have been moved to GitHub. The GitHub repository address of raw-os is: [url]https://github.com/jorya/raw-os[/url] The Git...
jorya_txj Embedded System
Issues with layout implementation and process implementation
Specifically, when designing a chip, after completing the code-level design, the full customization process mainly involves module division, circuit design, and layout implementation. Compared with th...
icfb PCB Design
[RVB2601 Creative Application Development] VI. Sound Playback Test of RVB2601
RVB2601 provides a Player Demo, which can also produce sound normally after testing. It is controlled by the Cli command line. The Demo routine is also relatively simple, so I won't go into details. I...
kit7828 XuanTie RISC-V Activity Zone
Asynchronous time domain data processing
I used cpld to make two boards, one AD, serial-to-parallel conversion to transmit data, and one receiving data. But the received data is always a little inaccurate. Later I found that the reason is th...
gaosjp FPGA/CPLD
Peak detection circuit
Dear experts, I want to perform A/D conversion on the circuit after sine wave rectification, so I built a peak detection circuit, but the result is not what I want. When I increase the amplitude of th...
阿昌想变胖 Discrete Device
MCU AD digital-analog isolation solution
[i=s] This post was last edited by kingdjh on 2018-5-7 13:16 [/i]For the system shown in the figure, I would like to consult the power supply solution for the converter board. One more question, what ...
kingdjh PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 865  1549  394  1203  2578  18  32  8  25  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号