EEWORLDEEWORLDEEWORLD

Part Number

Search

530SA94M0000DG

Description
LVDS Output Clock Oscillator, 94MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530SA94M0000DG Overview

LVDS Output Clock Oscillator, 94MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SA94M0000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency94 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Looking for some C programming experts
I really hope to meet some experts who are good at C language programming for 51 MCU. My QQ is: 836587669...
bingbing123 MCU
arm9 ldr r13,=0x1000
I am using Feiling's ok2440. Alas, I am a newbie. AREA |DATA|,CODE,READONLY ENTRY ldr r13,=0x1000 IMPORT LedMain b LedMain END I have seen this assembly jump routine in bare metal programs such as led...
testttest ARM Technology
How to send messages in text mode using gsm modem
I test the AT command in my HyperTerminal as follows: at ok at+cmgf=1 //Set to Text mode, I don't want to use PDU mode ok at+cmgs="00310033003000330037003300330037003900380032" //Specify the mobile ph...
ggggihss Embedded System
Red Hurricane "Sharing 2009" - Free FPGA Technology Seminar - PPT Materials are now available
Activity content ● Do you want to know how to run ucLinux operating system on FPGA? ● Do you want to know how to use Matlab to develop FPGA system? ● Do you want to develop FPGA directly with C langua...
wanggq FPGA/CPLD
Intel changes direction: from processor to SoC (Part 4)
[b]Starting to explore demand[/b] The CE4100, the first 45nm process SoC, is Intel's third-generation SoC product for TVs, STBs, etc. When compared with the previous two products, the CE4100 shows tha...
clark MCU
Fundamentals of mmWave Sensors (mmWave Training Series)
[i=s]This post was last edited by Jacktang on 2019-5-3 09:17[/i] [size=6][url=https://training.ti.com/mmwave-training-series]Fundamentals of Millimeter Wave Sensors (mmWave Training Series)[/url][/siz...
Jacktang Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 652  731  1690  117  2577  14  15  35  3  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号