EEWORLDEEWORLDEEWORLD

Part Number

Search

531QB1280M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1280MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531QB1280M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1280MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531QB1280M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1280 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
After the stepper motor is powered on according to the timing, it just shakes left and right and does not rotate. I would like some guidance.
The stepper motor runs in full step mode, and the delay has been tried in the range of 5ms--50ms. Only the sound changes, but the operation does not change. I have been wondering if there is a problem...
Bjdj Motor Drive Control(Motor Control)
DA double buffering method
[i=s]This post was last edited by paulhyde on 2014-9-15 09:43[/i] How should I program the DA double buffering method? Why can't I transfer data?...
liu5013 Electronics Design Contest
There was an error when installing MySQL, please help me solve it!
When I was installing MySQL, an error occurred: %pre(MySQL-server-community-5.1.60-1.rhel4) scriptlet failed, exit status 1 error: install: %pre scriptlet failed (2), skipping MySQL-server-community-5...
lw209 Linux and Android
Strange problem with RS485
I am debugging MODUS program in 147. Reception is done by interruption and transmission is placed in main. 8 bytes of data are received at a time in the reception interruption, but the first data is a...
sauteed Microcontroller MCU
Video signal conversion problem
I would like to ask: Is it necessary to use the 10-bit data bit of ADV7123 for video signal conversion? What is the difference between it and the 8-bit we usually talk about? Thank you!...
思维蓝图 FPGA/CPLD
I need software to configure the registers of AD9361
I'm begging for the software to configure the registers of AD9361. Thank you. If anyone has it, please send it to [email]32875778@QQ.COM[/email],...
shanxizhb ADI Reference Circuit

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 587  2162  1940  1047  2452  12  44  40  22  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号