EEWORLDEEWORLDEEWORLD

Part Number

Search

DAC1408D650

Description
Dual 14-bit DAC; up to 650 Msps; 2, 4 or 8 interpolating with JESD204A interface
File Size607KB,96 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

DAC1408D650 Overview

Dual 14-bit DAC; up to 650 Msps; 2, 4 or 8 interpolating with JESD204A interface

DAC1408D650
Dual 14-bit DAC; up to 650 Msps; 2, 4 or 8 interpolating
with JESD204A interface
Rev. 06 — 2 July 2012
Product data sheet
1. General description
The DAC1408D650 is a high-speed 14-bit dual channel Digital-to-Analog Converter
(DAC) with selectable 2, 4 or 8 interpolating filters optimized for multi-carrier WCDMA
transmitters.
Because of its digital on-chip modulation, the DAC1408D650 allows the complex pattern
provided through lane 0, lane 1, lane 2 and lane 3, to be converted from baseband to IF.
The mixing frequency is adjusted via a Serial Peripheral Interface (SPI) with a 32-bit
Numerically Controlled Oscillator (NCO) and the phase is controlled by a 16-bit register.
The DAC1408D650 also includes a 2, 4 or 8 clock multiplier which provides the
appropriate internal clocks and an internal regulation to adjust the output full-scale
current.
The input data format is serial according to JESD204A specification. This new interface
has numerous advantages over the traditional parallel one: easy PCB layout, lower
radiated noise, lower pin count, self-synchronous link, skew compensation. The maximum
number of lanes of the DAC1408D650 is 4 and its maximum serial data rate is
3.125 Gbps.
The Multiple Device Synchronization (MDS) guarantees a maximum skew of one output
clock period between several DAC devices. MDS incorporates modes: Master/slave and
All slave mode.
2. Features and benefits
Dual 14-bit resolution
650 Msps maximum update rate
Selectable 2, 4 or 8 interpolation
filters
Input data rate up to 312.5 Msps
Very low-noise cap-free integrated PLL
32-bit programmable NCO frequency
Four JESD204A serial input lanes
1.8 V and 3.3 V power supplies
LVDS compatible clock inputs
IMD3: 80 dBc; f
s
= 640 Msps;
f
o
= 140 MHz
ACPR: 71 dBc; two carriers WCDMA;
f
s
= 640 Msps; f
o
= 133 MHz
Typical 1.26 W power dissipation at 4
interpolation, PLL off and 640 Msps
Power-down mode and Sleep modes
Differential scalable output current from
1.6 mA to 22 mA
On-chip 1.29 V reference
External analog offset control
(10-bit auxiliary DACs)
Internal digital offset control
Inverse (sin x) / x function
®

DAC1408D650 Related Products

DAC1408D650 DAC1408D650HN
Description Dual 14-bit DAC; up to 650 Msps; 2, 4 or 8 interpolating with JESD204A interface Dual 14-bit DAC; up to 650 Msps; 2, 4 or 8 interpolating with JESD204A interface

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1512  2753  231  1765  766  31  56  5  36  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号