EEWORLDEEWORLDEEWORLD

Part Number

Search

531AB1328M00DG

Description
LVPECL Output Clock Oscillator, 1328MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AB1328M00DG Overview

LVPECL Output Clock Oscillator, 1328MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AB1328M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1328 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Bluetooth BLE protocol layer notes
BLE protocol: PHY layer: 1Mbps adaptive frequency hopping GFSK (Gaussian frequency shift keying), running in the license-free 2.4GHz band. LL control layer: control the chip to work in one of the five...
nanstone ARM Technology
[Experience] SCCB IIC interface design series-SCBB interface optimization design
01 SCCB interface design based on minimalist design method SCCB is similar to IIC interface and is a commonly used peripheral interface, often used in camera configuration and other fields. This video...
xuehua_12 FPGA/CPLD
Participate in the HELPER2416 development board student aid program: jlink repair
[i=s]This post was last edited by hongyancl on 2014-7-14 22:52[/i] In bare metal development, jlink is a powerful tool, simple and easy to use. Jlink is prone to losing firmware during debugging, resu...
hongyancl Embedded System
Single chip microcomputer, elementary question 2, please give me some advice. Beginner, please give me some advice. Thank you.
3.26 There are two common communication methods: serial communication and parallel communication. There are many serial communication protocols: USB, I2C, RS-232, SPI, etc. are all serial communicatio...
denniao Embedded System
ARK launches depletion-mode power MOSFET
Recently, Chengdu Ark Microelectronics Co., Ltd. (ARK Microelectronics, Co., Ltd., [/font][font=宋体]referred to as [/font][font=Arial]ARK) has launched a new series of depletion mode [/font][font=Arial...
crazydesigner Power technology
Simple picture editing platform design
Our plan is rather simple, and we hope that students or teachers with similar experience can give us some advice. Thank you!...
hustchengwei FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 333  2866  2126  2049  1232  7  58  43  42  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号