EEWORLDEEWORLDEEWORLD

Part Number

Search

TSC80C31-30CB

Description
CMOS 0 to 44 MHz Single-Chip 8 Bit Microcontroller
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size279KB,19 Pages
ManufacturerTEMIC
Websitehttp://www.temic.de/
Download Datasheet Parametric View All

TSC80C31-30CB Overview

CMOS 0 to 44 MHz Single-Chip 8 Bit Microcontroller

TSC80C31-30CB Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerTEMIC
Reach Compliance Codeunknow
Has ADCNO
Address bus width16
bit size8
CPU series8051
maximum clock frequency30 MHz
DAC channelNO
DMA channelNO
External data bus width8
JESD-30 codeS-PQCC-J44
JESD-609 codee0
Number of I/O lines32
Number of terminals44
Maximum operating temperature70 °C
Minimum operating temperature
PWM channelNO
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC44,.7SQ
Package shapeSQUARE
Package formCHIP CARRIER
power supply5 V
Certification statusNot Qualified
RAM (bytes)128
rom(word)0
speed30 MHz
Maximum slew rate32 mA
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
uPs/uCs/peripheral integrated circuit typeMICROCONTROLLER
versions of the 8051 NMOS single chip 8 bit
µC.
The fully static design of the TSC80C31/80C51 allows to
reduce system power consumption by bringing the clock
frequency down to any value, even DC, without loss of
data.
The TSC80C31/80C51 retains all the features of the 8051
: 4 K bytes of ROM ; 128 bytes of RAM ; 32 I/O lines ;
two 16 bit timers ; a 5-source, 2-level interrupt structure
; a full duplex serial port ; and on-chip oscillator and clock
circuits.
software-selectable modes of reduced activity for further
reduction in power consumption. In the Idle Mode the
CPU is frozen while the RAM, the timers, the serial port,
and the interrupt system continue to function. In the
Power Down Mode the RAM is saved and all other
functions are inoperative.
The TSC80C31/80C51 is manufactured using SCMOS
process which allows them to run from 0 up to 44 MHz
with VCC = 5 V. The TSC80C31/80C51 is also available
at 20 MHz with 2.7 V < Vcc < 5.5 V.
D
TSC80C31/80C51-L16 : Low power version
Vcc : 2.7–5.5 V Freq : 0–16 MHz
D
TSC80C31/80C51-L20 : Low power version
Vcc : 2.7–5.5 V Freq : 0–20 MHz
D
TSC80C31/80C51-12 : 0 to 12 MHz
D
TSC80C31/80C51-20 : 0 to 20 MHz
D
TSC80C31/80C51-25 : 0 to 25 MHz
D
D
D
D
TSC80C31/80C51-30 : 0 to 30 MHz
TSC80C31/80C51-36 : 0 to 36 MHz
TSC80C31/80C51-40 : 0 to 40 MHz
TSC80C31/80C51-44 : 0 to 44 MHz*
* Commercial and Industrial temperature range only. For other speed
and range please consult your sale office.
Features
D
D
D
D
D
D
D
Power control modes
128 bytes of RAM
4 K bytes of ROM (TSC80C31/80C51)
32 programmable I/O lines
Two 16 bit timer/counter
64 K program memory space
64 K data memory space
D
D
D
D
D
D
Fully static design
0.8
µm
CMOS process
Boolean processor
5 interrupt sources
Programmable serial port
Temperature range : commercial, industrial, automotive and
military
Optional
D
Secret ROM : Encryption
D
Secret TAG : Identification number
MATRA MHS
Rev. E (14 Jan.97)
1
Somatosensory gloves #4 Simple Bluetooth connection to mobile phone program test passed
[i=s]This post was last edited by Beifang on 2017-9-21 13:39[/i] 1. In this connection process, you need to use the connection method of controlling the mobile phone VR, so you need to connect the mob...
北方 DIY/Open Source Hardware
【Rewarded Live Broadcast】 Speech Recognition Core Technology Lecture Begins ~ Microchip Timberwolf Audio Processor Seminar
It is estimated that by 2021, voice-controlled devices will account for 30% of smart home devices.For automatic speech recognition (ASR) and voice communication, high-performance voice processors are ...
nmg Embedded System
When a port bit is set to falling edge trigger, and its interrupt enable bit is not set, the interrupt flag is triggered when a falling edge occurs.
The problem is twofold: Set a port bit to falling edge trigger 1. When its interrupt enable bit is 0, will the interrupt flag be set when a falling edge occurs ? 2. When the interrupt enable bit is 0,...
一沙一世 stm32/stm8
RF coexistence testing? Is it difficult?
The current development of the international epidemic is just like that in Wuhan a few months ago, facing severe challenges brought about by a surge in infected patients, a shortage of medical resourc...
eric_wang Robotics Development
A Problem in DSP/BIOS
[Linking...] \"C:\\CCStudio_v3.1\\C2000\\cgtools\\bin\\cl2000\" -@\"Debug.lkf\">> error: can\'t allocate .sysinit, size 00000175 (page 0) in H0SARAM (avail:00000124)Please give me some advice!...
liangzuolin DSP and ARM Processors
Use MCUXpresso Config Tools to configure the serial print debugging of FRDM-KW41Z
KW41Z has only one low-power serial port LPUART0, which can be routed to different pins according to the data sheet;According to the FRDM-KW41Z schematic, LPUART0 is routed to the two pins PCT6 and PC...
dql2016 NXP MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 401  1420  818  2711  1349  9  29  17  55  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号