EEWORLDEEWORLDEEWORLD

Part Number

Search

530WA769M000DG

Description
CMOS/TTL Output Clock Oscillator, 769MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530WA769M000DG Overview

CMOS/TTL Output Clock Oscillator, 769MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530WA769M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency769 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How to design fer filter using fpga
Urgent help, how to use FPGA to design a fer filter with a center frequency of 500Hz and a maximum attenuation of 10dB? What should I pay attention to?...
夜雨听荷2012 FPGA/CPLD
How to deal with the international practice of "low quote, high claim"
Many international engineering projects have achieved a profit of 10% to 20% through successful claims. What's more, the claims for some projects even exceed the contract value. Here is a case I perso...
proudjeff Talking
RTX51 Tiny applet has problems
#include#includeint counter0; int counter1; void job0(void)_task_ 0 { //ET0=1; //TR0=1; //EA=1; os_create_task(1); /* mark task 1 as ready */ while(1) { /* loop forever */ counter0++; /* update the co...
fengboning Embedded System
Synthesis Tools for Digital IC Design
Does anyone know what a digital IC design synthesis tool is and where to download it? :) :)...
gz475514589 FPGA/CPLD
[Only for working engineers] TI Microcontroller Workshop in May 2013 is now recruiting!!!
[list] [*][align=left][color=#333][font=Verdana, Arial, Helvetica, sans-serif][size=12px]Registration for the May course of the Texas Instruments (TI) Microcontroller Workshop is now open! Based on th...
EEWORLD社区 Microcontroller MCU
My DNW suddenly cannot receive PC keyboard input. Now I can't enter the EBOOT menu. What's going on?
My DNW suddenly cannot receive PC keyboard input. Now I can't enter the EBOOT menu. What's going on?...
twentyone Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1009  494  2493  622  2403  21  10  51  13  49 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号