EEWORLDEEWORLDEEWORLD

Part Number

Search

530UC806M000DGR

Description
CMOS/TTL Output Clock Oscillator, 806MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530UC806M000DGR Overview

CMOS/TTL Output Clock Oscillator, 806MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530UC806M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency806 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Wuhan Recruitment_Urgent recruitment of hardware engineers
1. Hardware Engineer (Urgent) Job Requirements: 1. Bachelor degree or above, major in communication, electronics, computer, more than 1 year of hardware development experience. College degree, more th...
岚裳 Embedded System
[Sipeed LicheeRV 86 Panel Review] 6-Waft Graphical Interface Development Test (Part 1)
Waft (WebAssembly Framework for Things) is a high-performance application development framework for AIoT. It was developed by Alibaba engineers and is based on WebAssembly and self-developed rendering...
DDZZ669 Domestic Chip Exchange
CPU on-chip register read and write
Dear experts, I recently encountered a problem about reading and writing CPU registers. Please help me. In the bootloader, I tried to write the control registers in the CPU, but I couldn't write succe...
huangveijun Embedded System
Different 51 tutorials 5 Write a real... small program
Earlier, I finished talking about the addressing mode and instruction system of the 51 microcontroller, as well as several basic internal resources that the traditional 8051 has (the so-called traditi...
辛昕 51mcu
nioss problem
I have built a NIOSS2 minimum system. The hardware platform was compiled successfully. The software used was HELLO_LED in the template. After compiling, it was downloaded into the FPGA, but it did not...
wenhuawu FPGA/CPLD
lwip implements GPRS communication example code
My platform is S3C2410 (ucos-ii) + MC35I. I have ported LWIP1.3.1 on UCOS, but I don't know how to use the given functions in LWIP1.3.1 to implement GPRS communication. Does anyone have relevant code ...
cgl123456 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2779  2508  1715  1247  2376  56  51  35  26  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号