EEWORLDEEWORLDEEWORLD

Part Number

Search

530AA185M000DG

Description
LVPECL Output Clock Oscillator, 185MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530AA185M000DG Overview

LVPECL Output Clock Oscillator, 185MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA185M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency185 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Does anyone have an explanation of the function names in the At91RM9200 audio playback system program?
Does anyone have an explanation of the function names in the At91RM9200 audio playback system program? I am looking at this part of the program, but I don't know where to start. Thank you....
jwzhou2007 Embedded System
Version division and copyright policy of djyos
DJYOS version division is people-oriented and classified according to the organization of the application development team. ----Small team (SI) version requires the team to work together, and all code...
djyos Real-time operating system RTOS
Hercules DIY 12: Summary
I have been working on this for a long time, and recently added an LED display. From the beginning to now, I have the following summary: First, you must think twice before drawing the schematic diagra...
ddllxxrr Microcontroller MCU
How the Fantasy Five Rings Glow
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:01[/i] The fireworks gradually died down, but a symbol of the Olympic rings gathered on the ground. This symbol seemed to attract nearb...
laozhu Mobile and portable
Questions and thoughts about PIC
[i=s]This post was last edited by wangfuchong on 2014-2-16 12:11[/i] [color=#0000ff]See this post: [url=https://bbs.eeworld.com.cn/thread-429634-1-1.html]https://bbs.eeworld.com.cn/thread-429634-1-1.h...
wangfuchong Microchip MCU
Usage of generate in Verilog (genvar)
Have you ever seen this kind of usage? wire [1:0] a, b, c;parameter PW = 2; //assign c[1:1] = a ^ b; generate genvar i;for (i=0; iassign c[ i : i ]= ( (a ^ ( (b /*+ i[PW-1:0]*/) & {PW{1'b1}} ) ) == {1...
eeleader FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 167  2216  1465  322  1314  4  45  30  7  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号