EEWORLDEEWORLDEEWORLD

Part Number

Search

EBJ40UG8BBU0

Description
4GB DDR3 SDRAM SO-DIMM
File Size133KB,16 Pages
ManufacturerELPIDA
Websitehttp://www.elpida.com/en
Download Datasheet Compare View All

EBJ40UG8BBU0 Overview

4GB DDR3 SDRAM SO-DIMM

DATA SHEET
4GB DDR3 SDRAM SO-DIMM
EBJ40UG8BBU0 (512M words
×
64 bits, 1 Rank)
Specifications
Density: 4GB
Organization
512M words
×
64 bits, 1 rank
Mounting 8 pieces of 4G bits DDR3 SDRAM sealed
in FBGA
Package: 204-pin socket type small outline dual
in-line memory module (SO-DIMM)
PCB height: 30.0mm
Lead pitch: 0.6mm
Lead-free (RoHS compliant) and Halogen-free
Power supply: VDD
=
1.5V
±
0.075V
Data rate: 1600Mbps/1333Mbps (max.)
Backward compatible to1066Mbps/800Mbps/667Mbps
Eight internal banks for concurrent operation
(components)
Interface: SSTL_15
Burst lengths (BL): 8 and 4 with Burst Chop (BC)
/CAS Latency (CL): 5, 6, 7, 8, 9, 10, 11
/CAS write latency (CWL): 5, 6, 7, 8
Precharge: auto precharge option for each burst
access
Refresh: auto-refresh, self-refresh
Refresh cycles
Average refresh period
7.8µs at 0°C
TC
≤ +85°C
3.9µs at
+85°C <
TC
≤ +95°C
Operating case temperature range
TC = 0°C to +95°C
Features
Double-data-rate architecture: two data transfers per
clock cycle
The high-speed data transfer is realized by the 8 bits
prefetch pipelined architecture
Bi-directional differential data strobe (DQS and /DQS)
is transmitted/received with data for capturing data at
the receiver
DQS is edge-aligned with data for READs; center-
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge; data
and data mask referenced to both edges of DQS
Data mask (DM) for write data
Posted /CAS by programmable additive latency for
better command and data bus efficiency
On-Die-Termination (ODT) for better signal quality
Synchronous ODT
Dynamic ODT
Asynchronous ODT
Multi Purpose Register (MPR) for pre-defined pattern
read out
ZQ calibration for DQ drive and ODT
Programmable Partial Array Self-Refresh (PASR)
/RESET pin for Power-up sequence and reset
function
SRT range:
Normal/extended
Programmable Output driver impedance control
Document No. E1833E20 (Ver. 2.0)
Date Published September 2011 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2011

EBJ40UG8BBU0 Related Products

EBJ40UG8BBU0 EBJ40UG8BBU0-DJ-F EBJ40UG8BBU0-GN-F
Description 4GB DDR3 SDRAM SO-DIMM 4GB DDR3 SDRAM SO-DIMM 4GB DDR3 SDRAM SO-DIMM

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2201  868  2343  2471  1137  45  18  48  50  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号