EEWORLDEEWORLDEEWORLD

Part Number

Search

SD-14621DS-435Y

Description
Synchro or Resolver to Digital Converter, Hybrid, CQIP54, 1.500 X 0.780 INCH, 0.210 INCH HEIGHT, HERMETIC SEALED, CERAMIC, DIP-54
CategoryAnalog mixed-signal IC    converter   
File Size389KB,12 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

SD-14621DS-435Y Overview

Synchro or Resolver to Digital Converter, Hybrid, CQIP54, 1.500 X 0.780 INCH, 0.210 INCH HEIGHT, HERMETIC SEALED, CERAMIC, DIP-54

SD-14621DS-435Y Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeQIP
package instruction1.500 X 0.780 INCH, 0.210 INCH HEIGHT, HERMETIC SEALED, CERAMIC, DIP-54
Contacts54
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresBUILT-IN-TEST; PROGRAMMABLE RESOLUTION; TWO CHANNEL
Maximum analog input voltage11.8 V
Maximum angular accuracy1 arc min
Converter typeSYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 codeR-CQIP-P54
JESD-609 codee0
Number of digits16
Number of functions1
Number of terminals54
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQIP
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-PRF-38534
Maximum seat height6.8 mm
Signal/output frequency5000 Hz
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountNO
technologyHYBRID
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
Maximum tracking rate2.5 rps
width15.24 mm
SD-14620 Series Data Sheet
Make sure the next
Card you purchase
has...
®
TWO-CHANNEL SYNCHRO/RESOLVER-
TO-DIGITAL (S/R-D) CONVERTERS
FEATURES
Synthesized Reference Option
1 Minute Accuracy Available
(“S” Option only)
Single +5 V Power Supply
10-, 12-, 14- or 16-Bit Programmable
Resolution
Small 54-Pin Ceramic Package
BIT Output
Velocity Output Replaces
Tachometer
High Reliability Single Chip
Monolithic
DESCRIPTION
The SD-14620 Series converters are small, low-cost, two-channel
hybrid Synchro- or Resolver-to-Digital converters based on a single-
chip monolithic. The SD-14620X“S” option offers synthesized refer-
ence circuitry to correct for phase shifts between the reference and
signal inputs. The two channels are independent but share the digital
output and +5 VDC power pins. The package is 54-pin ceramic, yet is
the size of a 28-pin DDIP.
Resolution programming allows selection of 10-, 12-, 14- or 16-bit
modes. This feature allows selection of either low-resolution for fast
tracking or higher resolution for higher accuracy.
The velocity outputs (VEL A, VEL B) of the SD-14620 Series, which can
be used to replace a tachometer, are ±4 V signals referenced to analog
ground.The SD-14620 Series also offers Built-In-Test outputs for each
channel (BIT-A, BIT-B). The converters are available with operating
temperature ranges of 0°C to +70°C, -40°C to +85°C and -55°C to
+125°C. MIL-PRF-38534 processing is available.
-55°C to +125°C Operating
Temperature Range
MIL-PRF-38534 Processing Available
APPLICATIONS
With its low-cost, small size, high accuracy and versatile performance,
the SD-14620 Series converters are ideal for use in modern high-per-
formance military, commercial and position control systems. Typical
applications include radar antenna positioning, motor control, robotics,
navigation and fire control systems.
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
All trademarks are the property of their respective owners.
©
1991, 1999 Data Device Corporation
A novice needs help. How can I achieve the output of positive and negative 375V DC from the front-end transformer through a rectifier bridge or other circuits?
[color=#333333][font=Arial, 微软雅黑][size=14px]RT, now I am making a power transmission module. The module output needs to be in the form of positive and negative 375V. It can output +375V and -375V sepa...
jnsun007 Power technology
12-Lead ECG Reference Design
>>12-lead ECG reference design [media=x,500,375]http://v.youku.com/v_show/id_XNzkyODQ0NDg4.html[/media]...
雨中 ADI Reference Circuit
430 and PC serial port communication
How to connect MSP430F149 to PC via USB to serial port...
123xt Microcontroller MCU
FPGA DSP communication, using EMIF interface
Has anyone done FPGA-DSP communication? I use the EMIF interface. I use the internal fifo on the FPGA. How do I connect the fifo interface to the DSP pins? My current result is that the receiving is n...
wangyaoli FPGA/CPLD
Several classic FPGA verification books
SystemVerilog is a hardware description and verification language (HDVL). It is based on the IEEE1364-2001 Verilog hardware description language (HDL) and has been extended to include C language data ...
arui1999 Download Centre
One of the CPLD pins does not work
After the program is successfully burned, the trigger pin of the CPLD is always in a high-impedance state. The entire circuit is triggered as soon as it is powered on. I want to know whether it is a p...
xiaxuedehai FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1427  1087  2721  2310  55  29  22  55  47  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号