EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8160Z18DGT-200MT

Description
ZBT SRAM, 1MX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
Categorystorage    storage   
File Size302KB,23 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric Compare View All

GS8160Z18DGT-200MT Overview

ZBT SRAM, 1MX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS8160Z18DGT-200MT Parametric

Parameter NameAttribute value
MakerGSI Technology
package instructionLQFP,
Reach Compliance Codecompliant
ECCN code3A991.B.2.B
Maximum access time6.5 ns
Other featuresALSO OPERATES AT 3.3 V SUPPLY; PIPELINE MODE
JESD-30 codeR-PQFP-G100
length20 mm
memory density18874368 bit
Memory IC TypeZBT SRAM
memory width18
Number of functions1
Number of terminals100
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1MX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
width14 mm
GS8160Z18/36DGT-200M
100-Pin TQFP
Military Temp
Features
• Military Temperature Range
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2Mb, 4Mb, 8Mb, 36Mb, 72Mb and
144Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• RoHS-compliant 100-lead TQFP package available
18Mb Pipelined and Flow Through
Synchronous NBT SRAMs
200 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8160Z18/36DGT-200M may be configured by the user
to operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, meaning that in addition to the
rising edge triggered registers that capture input signals, the
device incorporates a rising-edge-triggered output register. For
read cycles, pipelined SRAM output data is temporarily stored
by the edge triggered output register during the access cycle
and then released to the output drivers at the next rising edge of
clock.
Functional Description
The GS8160Z18/36DGT-200M is an 18Mbit Synchronous
Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL
or other pipelined read/double late write or flow through read/
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-200M
3.0
5.0
270
300
6.5
6.5
260
280
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.00 5/2014
1/23
© 2014, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.

GS8160Z18DGT-200MT Related Products

GS8160Z18DGT-200MT GS8160Z18DGT-200M
Description ZBT SRAM, 1MX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100 ZBT SRAM, 1MX18, 6.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
Maker GSI Technology GSI Technology
package instruction LQFP, LQFP,
Reach Compliance Code compliant compliant
ECCN code 3A991.B.2.B 3A991.B.2.B
Maximum access time 6.5 ns 6.5 ns
Other features ALSO OPERATES AT 3.3 V SUPPLY; PIPELINE MODE ALSO OPERATES AT 3.3 V SUPPLY; PIPELINE MODE
JESD-30 code R-PQFP-G100 R-PQFP-G100
length 20 mm 20 mm
memory density 18874368 bit 18874368 bit
Memory IC Type ZBT SRAM ZBT SRAM
memory width 18 18
Number of functions 1 1
Number of terminals 100 100
word count 1048576 words 1048576 words
character code 1000000 1000000
Operating mode SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C
organize 1MX18 1MX18
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LQFP LQFP
Package shape RECTANGULAR RECTANGULAR
Package form FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE
Parallel/Serial PARALLEL PARALLEL
Maximum seat height 1.6 mm 1.6 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
technology CMOS CMOS
Temperature level MILITARY MILITARY
Terminal form GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm
Terminal location QUAD QUAD
width 14 mm 14 mm
09 Electronic Competition Paper Format
[i=s] This post was last edited by paulhyde on 2014-9-15 09:48 [/i] 2009 Electronics Competition Paper Format...
nandehutu586 Electronics Design Contest
Knowledge that a qualified electronic engineer should have
Qualified electronic engineers need to master the knowledge and skills . I believe that if you master the following hardware and software knowledge, you can basically become a qualified electronic eng...
alin800 Analog electronics
Problems with waiting for multiple events in the driver
Hello everyone~ I have a question to discuss with you: In CE, can WaitForMultipleObjects be used in the driver to wait for multiple interrupt events? I remember a post a few days ago saying that WaitF...
wyy123 Embedded System
Please teach me the principle of this circuit
[size=14px]【Ask if you don't understand】[/size][size=14px]As shown in the figure below, the +Vcc in the upper left corner is the rectified value of the secondary side of the transformer. I want to kno...
shaorc Power technology
6.10【Daily Question】Which naming convention do you like?
When writing programs, it is inevitable to name variables and functions. Each company has its own naming rules. I prefer the camel case method, which is Hungarian naming. Tell me about your favorite n...
wanghongyang Integrated technical exchanges
Small and exciting minibook: Mobinnova showcases "Elan" Netbook using NVIDIA Tegra 600MHz processor
Mobinnova "Elan" Netbook has a stylish design Supports HDMI, DVI and D-Sub output The body design can be raised to make it more convenient to use ] The built-in Firefox browser is used just like a nor...
china_boy DIY/Open Source Hardware

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 472  1358  535  2879  826  10  28  11  58  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号