EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LPS25636A-200B2

Description
Cache SRAM, 256KX36, 3.1ns, CMOS, PBGA119, 14 X 22 MM, 1 MM PITCH, PLASTIC, BGA-119
Categorystorage    storage   
File Size576KB,35 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61LPS25636A-200B2 Overview

Cache SRAM, 256KX36, 3.1ns, CMOS, PBGA119, 14 X 22 MM, 1 MM PITCH, PLASTIC, BGA-119

IS61LPS25636A-200B2 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionBGA, BGA119,7X17,50
Contacts119
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time3.1 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)200 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B119
JESD-609 codee0
length22 mm
memory density9437184 bit
Memory IC TypeCACHE SRAM
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals119
word count262144 words
character code256000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize256KX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA119,7X17,50
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2.5/3.3,3.3 V
Certification statusNot Qualified
Maximum seat height2.41 mm
Maximum standby current0.1 A
Minimum standby current3.14 V
Maximum slew rate0.25 mA
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
IS61LPS51218A, IS61LPS25636A, IS61LPS25632A, IS64LPS25636A,
IS61VPS51218A, IS61VPS25636A
256K x 36, 256K x 32, 512K x 18
9 Mb SYNCHRONOUS PIPELINED,
SINgLE CYCLE DESELECT STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth ex-
pansion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for BGA package
• Power Supply
LPS: V
dd
3.3V + 5%,
V
ddq
3.3V/2.5V + 5%
VPS: V
dd
2.5V + 5%,
V
ddq
2.5V + 5%
• JEDEC 100-Pin QFP, 119-ball BGA, and 165-
ball BGA packages
• Lead-free available
JANUARY 2014
IS64LPS25636A and IS61LPS/VPS51218A are high-
speed, low-power synchronous static RAMs
designed
to provide burstable,
high-performance
memory for com-
munication and networking applications. The IS61LPS/
VPS25636A and IS64LPS25636A are organized as
262,144 words by 36 bits. The IS61LPS25632A
is
organized as 262,144 words by 32 bits. The IS61LPS/
VPS51218A is organized as 524,288 words by 18 bits.
Fabricated with
ISSI
's advanced CMOS technology,
the device integrates a 2-bit burst counter, high-speed
SRAM core, and high-drive capability outputs into a single
monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single
clock input.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock input. Write cycles can be
one to four bytes wide as controlled by the write control
inputs.
Separate byte enables allow individual bytes to be written.
The byte write operation is performed by using the byte
write enable (BWE) input combined with one or more
individual byte write signals (BWx).
In addition, Global
Write (GW)
is available for writing all bytes at one time,
regardless of the byte write controls.
Bursts can be initiated with either ADSP
(Address Status
Processor) or ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence or-
der, Linear burst is achieved when this pin is tied LOW.
Interleave burst is achieved when this pin is tied HIGH
or left floating.
DESCRIPTION
The
ISSI
IS61LPS/VPS25636A, IS61LPS25632A,
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.6
4
250
200
3.1
5
200
166
3.5
6
166
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc.
Rev. M
01/14/14
1
wince shutdown problem urgent thank you
As the title says, how to completely shut down wince (turn off the power)? Thank you very much...
shi991 Embedded System
pxa270 debugging issues
I use H-JTAG to debug eboot, but it always gets stuck when running the statements for mmu and cache operations in AXD. However, I can pass the test by downloading eboot to sram and running it directly...
jw5200 Embedded System
ADI Award-winning Live Broadcast: Things about Inertial MEMS Applications
ADI Award-winning Live Broadcast: Things about Inertial MEMS ApplicationsClick to register Live broadcast time: October 21, 2020, 10:00-11:30 am Live Topic: Inertial MEMS Applications Live broadcast c...
dancerzj Sensor
Getting Started with the FRDM-KW41Z - GPIO Input
[i=s]This post was last edited by dql2016 on 2017-5-25 16:38[/i] The KW41Z library is really confusing. I am not familiar with it. It took me a long time to finally get it OK. First, define two struct...
dql2016 NXP MCU
Permanent magnet synchronous motor starting problem
I'm using 28335 to control a permanent magnet synchronous motor. When I run build 1 and build 2, the motor starts vibrating. I'd like to ask the experts what the reason is. Is it because the initial p...
你及我上半大去 Microcontroller MCU
Double T notch filter s-domain calculation analysis (pure manual calculation, engineering version!)
[font=微软雅黑][size=3] New progress in ufun simulation: Ufun author Zhang Daxia's handwritten parchment book, purely handmade, rough art and noble virtue:victory:[/size][/font] [font=微软雅黑][size=3]{:1_102...
nmg stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1727  2308  458  700  1188  35  47  10  15  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号