EEWORLDEEWORLDEEWORLD

Part Number

Search

HYMP125U64CR8-S5

Description
240pin DDR2 SDRAM Unbuffered DIMMs
Categorystorage    storage   
File Size252KB,29 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Environmental Compliance
Download Datasheet Parametric View All

HYMP125U64CR8-S5 Overview

240pin DDR2 SDRAM Unbuffered DIMMs

HYMP125U64CR8-S5 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerSK Hynix
Parts packaging codeDIMM
package instructionDIMM, DIMM240,40
Contacts240
Reach Compliance Codeunknow
ECCN codeEAR99
access modeDUAL BANK PAGE BURST
Maximum access time0.4 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)400 MHz
I/O typeCOMMON
JESD-30 codeR-XDMA-N240
memory density17179869184 bi
Memory IC TypeDDR DRAM
memory width64
Number of functions1
Number of ports1
Number of terminals240
word count268435456 words
character code256000000
Operating modeSYNCHRONOUS
Maximum operating temperature55 °C
Minimum operating temperature
organize256MX64
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeDIMM
Encapsulate equivalent codeDIMM240,40
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)260
power supply1.8 V
Certification statusNot Qualified
refresh cycle8192
self refreshYES
Maximum standby current0.16 A
Maximum slew rate2.24 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal pitch1 mm
Terminal locationDUAL
Maximum time at peak reflow temperature20
240pin DDR2 SDRAM Unbuffered DIMMs based on 1Gb C version
This Hynix unbuffered Dual In-Line Memory Module(DIMM) series consists of 1Gb version C DDR2
SDRAMs in Fine Ball Grid Array(FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 1Gb ver-
sion C based DDR2 Unbuffered DIMM series provide a high performance 8 byte interface in 133.35mm
width form factor of industry standard. It is suitable for easy interchange and addition.
FEATURES
JEDEC standard Double Data Rate2 Syn-
chrnous DRAMs (DDR2 SDRAMs) with 1.8V +/
- 0.1V Power Supply
All inputs and outputs are compatible with
SSTL_1.8 interface
8 Bank architecture
Posted CAS
Programmable CAS Latency 3 ,4 ,5, 6
OCD (Off-Chip Driver Impedance Adjustment)
ODT (On-Die Termination)
Fully differential clock operations (CK & CK)
Programmable Burst Length 4 / 8 with both
sequential and interleave mode
Auto refresh and self refresh supported
8192 refresh cycles / 64ms
Serial presence detect with EEPROM
DDR2 SDRAM Package: 60ball
FBGA(128Mx8), 84ball FBGA(64Mx16)
133.35 x 30.00 mm form factor
RoHS compliant
ORDERING INFORMATION
Part Name
HYMP164U64CP6-C4/Y5/S6/S5
HYMP164U64CR6-C4/Y5/S6/S5
HYMP112U64CP8-C4/Y5/S6/S5
HYMP112U64CR8-C4/Y5/S6/S5
HYMP112U72CP8-C4/Y5/S6/S5
HYMP125U64CP8-C4/Y5/S6/S5
HYMP125U64CR8-C4/Y5/S6/S5
HYMP125U72CP8-C4/Y5/S6/S5
Density
512MB
512MB
1GB
1GB
1GB
2GB
2GB
2GB
Org.
64Mx64
64Mx64
128Mx64
128Mx64
128Mx72
256Mx64
256Mx64
256Mx72
# of
DRAMs
4
4
8
8
9
16
16
18
# of
ranks
1
1
1
1
1
2
2
2
Materials
Lead-free
Halogen-free
Lead-free
Halogen-free
Lead-free
Lead-free
Halogen-free
Lead-free
ECC
None
None
None
None
ECC
None
None
ECC
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.6 / Jul. 2008
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1082  128  2262  2176  2766  22  3  46  44  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号