EEWORLDEEWORLDEEWORLD

Part Number

Search

AGL030V2-FQN48

Description
Field Programmable Gate Array, 768 CLBs, 30000 Gates, CMOS, QFN-48
CategoryProgrammable logic devices    Programmable logic   
File Size6MB,216 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

AGL030V2-FQN48 Overview

Field Programmable Gate Array, 768 CLBs, 30000 Gates, CMOS, QFN-48

AGL030V2-FQN48 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instructionQFN-48
Reach Compliance Codecompliant
JESD-30 codeS-XQCC-N48
Configurable number of logic blocks768
Equivalent number of gates30000
Number of terminals48
Maximum operating temperature70 °C
Minimum operating temperature
organize768 CLBS, 30000 GATES
Package body materialUNSPECIFIED
encapsulated codeHQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum supply voltage1.26 V
Minimum supply voltage1.14 V
Nominal supply voltage1.2 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
v1.4
IGLOO Low-Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
5 µW Power Consumption in Flash*Freeze Mode
Low-Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low-Power Flash*Freeze Mode
®
High Capacity
• 15 k to 1 Million System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
Clock Conditioning Circuit (CCC) and PLL
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended
I/O
Standards:
LVTTL,
LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X
, and
LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-
LVDS (AGL250 and above)
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the IGLOO Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase
Shift, Multiply/Divide,
Delay
Capabilities, and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled IGLOO
®
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (AGL250 and above)
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
ARM Processor Support in IGLOO FPGAs
• M1 IGLOO Devices—Cortex™-M1 Soft Processor Available
with or without Debug
AGL125
125 k
1,024
3,072
16
36
8
1k
Yes
1
18
2
133
CS196
QN132
VQ100
FG144
AGL250
AGL400
AGL600
AGL1000
M1AGL250 M1AGL400 M1AGL600 M1AGL1000
250 k
400 k
600 k
1M
2,048
6,144
9,216
13,824
24,576
24
36
53
32
36
54
108
144
8
12
24
32
1k
1k
1k
1k
Yes
Yes
Yes
Yes
1
1
1
1
18
18
18
18
4
4
4
4
143
194
235
300
CS196
4
QN132
4,5
VQ100
FG144
CS196
CS281
CS281
IGLOO Product Family
IGLOO Devices
ARM-Enabled IGLOO Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
Flash*Freeze Mode (typical, µW)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
1
Integrated PLL in CCCs
2
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
UC/CS
QFN
VQFP
FBGA
AGL015
15 k
128
384
5
1k
6
2
49
QN68
AGL030
30 k
256
768
5
1k
6
2
81
UC81/CS81
QN48, QN68,
QN132
VQ100
AGL060
60 k
512
1,536
10
18
4
1k
Yes
1
18
2
96
CS121
QN132
VQ100
FG144
5
FG144,
FG256,
FG484
FG144,
FG256,
FG484
FG144,
FG256,
FG484
Notes:
1. AES is not available for ARM-enabled IGLOO devices.
2.
3.
4.
5.
6.
AGL060 in CS121 does not support the PLL.
Six chip (main) and twelve quadrant global networks are available for AGL060 and above.
The M1AGL250 device does not support this package.
Device/package support TBD
The
IGLOOe
handbook provides information on higher densities and additional features.
‡ Supported only by AGL015 and AGL030 devices.
I
† AGL015 and AGL030 devices do not support this feature.
February 2009
© 2009 Actel Corporation
6410 SDBOOT Problem
6410's SDBOOT is a very convenient tool. It uses the SD card to load SD_EBOOT, then downloads the standard STEPLDR and EBOOT generated by WINCE6.0, and then enters the NANDFLASH boot mode to download ...
zl0801 Embedded System
Help: The AD sampling value of STM8S103F2 is too small
STM8S103F2 is used to sample current. The current sampling resistor is 50 milliohms, and is input to the chip's AD port after simple filtering by 1K and 104. The voltage on the sampling resistor is ab...
hanbin stm32/stm8
Finally received the C2000 series simulator from the forum
Good stuff! [[i] This post was last edited by masonshao on 2012-1-12 17:21 [/i]]...
masonshao Microcontroller MCU
The latest version of Altium Designer 14.3.18
Share, in the latest version of Altium Designer 14.3.18. This version is an update of version 14 after version 15 was released. It is relatively stable. After using it, everything is normal. You can d...
xcs101 PCB Design
Last day! Answer the questions and you will have a chance to win a 50-yuan Jingdong card! A powerful tool to simplify complex sensor systems
Participate in the Microchip quiz event and have a chance to win a JD card gift. The Microchip PIC16F171XX family of 8-bit PICMCUs is the first to offer integrated operational amplifiers and 12-bit di...
EEWORLD社区 MCU
See ZiShi's wireless remote control tank DIY design
[index] [#]ZiShi: Wireless remote control tank DIY based on 51 single chip microcomputer [#363674,1432087] Wireless remote control tank DIY based on 51 single chip microcomputer, sharing with everyone...
okhxyyo Robotics Development

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1760  313  651  1020  425  36  7  14  21  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号