EEWORLDEEWORLDEEWORLD

Part Number

Search

SD-14624FX-512

Description
Synchro or Resolver to Digital Converter, Hybrid, CDMA54, CERAMIC, FP-54
CategoryAnalog mixed-signal IC    converter   
File Size122KB,8 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

SD-14624FX-512 Overview

Synchro or Resolver to Digital Converter, Hybrid, CDMA54, CERAMIC, FP-54

SD-14624FX-512 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeDFP
package instructionCERAMIC, FP-54
Contacts54
Reach Compliance Codecompli
ECCN codeEAR99
Other featuresBUILT-IN-TEST; PROGRAMMABLE RESOLUTION; TWO CHANNEL
Maximum analog input voltage90 V
Maximum angular accuracy4 arc mi
Converter typeSYNCHRO OR RESOLVER TO DIGITAL CONVERTER
JESD-30 codeR-CDMA-F54
JESD-609 codee0
Number of digits16
Number of functions1
Number of terminals54
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-PRF-38534
Signal/output frequency5000 Hz
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyHYBRID
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formFLAT
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Maximum tracking rate0.5 rps
SD-14620 SERIES
TWO-CHANNEL SYNCHRO/RESOLVER-TO-
DIGITAL CONVERTERS
AVAILA
DESCRIPTION
BLE
IN RAD AS RADIATI
ON H
-PAK
SPACE ™ TECHNO ARDENED
LO
ELECT
RONIC GY BY
S INC.
W
NE
FEATURES
• Synthesized Reference Option
The SD-14620 Series converters are
small, low-cost, two-channel hybrid
synchro- or resolver-to-digital con-
verters based on a single-chip mono-
lithic. The SD-14620XS option offers
synthesized reference circuitry to cor-
rect for phase shifts between the ref-
erence and signal inputs. The two
channels are independent but share
the digital output and +5 VDC power
pins. The package is 54-pin ceramic,
yet is the size of a 28-pin DDIP.
Resolution programming allows
selection of 10-, 12-, 14- or 16-bit
modes. This feature allows selection
of either low-resolution for fast track-
ing or higher resolution for higher
accuracy.
The velocity outputs (VEL A, VEL B) of
the SD-14620 Series, which can be
used to replace a tachometer, are ±4 V
signals referenced to analog ground.
The SD-14620 Series also offers
Built-In-Test outputs for each channel
(BIT-A, BIT-B). The converters are
available with operating temperature
ranges of 0°C to +70°C, -40°C to
+85°C and -55°C to +125°C. MIL-
PRF-38534 processing is available.
1 Minute Accuracy Available
(“S” Option only)
Single +5 V Power Supply
10-, 12-, 14- or 16-Bit
Programmable Resolution
APPLICATIONS
With its low-cost, small size, high
accuracy and versatile performance,
the SD-14620 Series converters are
ideal for use in modern high-perfor-
mance military, commercial and space
position control systems. Typical appli-
cations include radar antenna posi-
tioning, motor control, robotics, navi-
gation and fire control systems.
RH
RL
R
Small 54-Pin Ceramic Package
BIT Output
Velocity Output Replaces
Tachometer
High Reliability Single Chip
Monolithic
-55°C to +125°C Operating
Temperature Range
Available
MIL-PRF-38534 Processing
BIT
REFERENCE CONDITIONER
BIT
DETECTOR
LOS
"S" OPTION
SYNTHESIZED REFERENCE
C
I
ERROR
R
I
S1
S2
S3
S4
A
INPUT OPTION
CONTROL
TRANSFORMER
GAIN
B
HYSTERESIS
INTEGRATOR
DEMODULATOR
VEL
+5 V
+5 V
14/16 BIT
UP/DOWN
COUNTER
VCO & TIMING
DC-DC
CONVERTER
-5 V
FILTER
47 µf
external
capacitor
DATA LATCHES
8
8
EM DATA
EL
INH
A
B
CB
FIGURE 1. SD-14620 BLOCK DIAGRAM (ONE CHANNEL)
©
1991, 1999 Data Device Corporation
Cadence Tool Introduction
1. Logic design and verification tools * Logic simulation tools: Cadence NC-Verilog, Verilog-XL, NCSim, Simvision Waveform Viewer * Synthesis tools: Cadence BuildGates * Formal verification tools: Ver...
ys3663391 FPGA/CPLD
Help ARM 9 + 2410 + wince 4.2
After downloading the image, I restarted: Windows CE Firmware Init INFO: Initializing system interrupts... INFO: Initializing system clock(s)... INFO: Initializing driver globals area... SDMMC config ...
wies Embedded System
Reflections of a Test Engineer
I am an assistant test engineer who has just started working for a short time. Hehe, this is the position for the time being. But I pay attention to things, but not limited to this position itself. As...
eeleader Talking about work
Who makes the constant temperature control system?
Asking for a friend: Who makes constant temperature control systems? They mainly make analytical instruments and viscosity measurements for constant temperature water baths....
soso Industrial Control Electronics
Has anyone used STM32 to drive an RGB interface TFT screen through FSMC?
I saw an official App Note from ST, which mentioned that the FSMC of STM32 can be used to directly drive the TFT screen with RGB interface. This is really good news. I wonder if any experts in the for...
lu00788 stm32/stm8
BeagleBone Black Design: Experience on adjusting the volume of WAV music playback!
[i=s]This post was last edited by anananjjj on 2014-5-14 19:19[/i] This test is based on the BBB baseboard I designed: BBB scheme schematic diagram improvement! :[url=https://bbs.eeworld.com.cn/thread...
anananjjj DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1765  2414  486  2585  1218  36  49  10  53  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号