EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61QDP2B22M18A-250B4I

Description
QDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165
Categorystorage    storage   
File Size463KB,31 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Download Datasheet Parametric View All

IS61QDP2B22M18A-250B4I Overview

QDR SRAM, 2MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDP2B22M18A-250B4I Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntegrated Silicon Solution ( ISSI )
Parts packaging codeBGA
package instructionLBGA, BGA165,11X15,40
Contacts165
Reach Compliance Codecompli
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Other featuresPIPELINED ARCHITECTURE
Maximum clock frequency (fCLK)250 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
length15 mm
memory density37748736 bi
Memory IC TypeQDR SRAM
memory width18
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize2MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.27 A
Minimum standby current1.7 V
Maximum slew rate0.95 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
IS61QDP2B22M18A/A1/A2
IS61QDP2B21M36A/A1/A2
2Mx18, 1Mx36
36Mb QUADP (Burst 2) Synchronous SRAM
(2.0 CYCLE READ LATENCY)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with EARLY write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 Cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data valid pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte Write capability.
Fine ball grid array (FBGA) package option:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDP2B21M36A
: Don’t care ODT function
and pin connection
IS61QDP2B21M36A1
: Option1
IS61QDP2B21M36A2
: Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The
36Mb IS61QDP2B21M36A/A1/A2
and
IS61QDP2B22M18A/A1/A2
are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these
QUADP (Burst of 2)
SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Read and write performed in double data rate.
The following are registered internally on the rising edge of
the K clock:
Read address
Read enable
Write enable
Data-in for early writes
The following are registered on the rising edge of the K#
clock:
Write address
Byte writes
Data-in for second burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered half a cycle
earlier than the write address. The first data-in burst is
clocked at the same time as the write command signal, and
the second burst is timed to the following rising edge of the
K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the second rising
edge of the K# clock (starting two cycles later after read
command). The data-outs from the second bursts are
updated with the third rising edge of the K clock. The K and
K# clocks are used to time the data-outs.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interface.
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1
Urgently hiring senior hardware engineer and hardware development manager (Guangzhou)
Senior Hardware Engineer, minimum annual salary of 100,000, depending on personal ability: 1 Familiar with single-chip microcomputer, digital circuit, familiar with VC/C++, Protel99, USB and NT progra...
younha Embedded System
[I contribute to the XILINX Resource Center] The most comprehensive FPGA paper collection in the history of EEWORD
The most complete FPGA paper collection in the history of EEWORD is 200M in size. It is not easy to upload it.[[i] This post was last edited by wanghongyang on 2011-4-27 12:18 [/i]]...
wanghongyang FPGA/CPLD
We recommend a DC signal generator (DC regulated power supply)
Could you please recommend a dual-channel DC signal generator (DC regulated power supply) with an output voltage of 0-30V (lower than 30V is also ok), high stability, small ripple factor, cheap price ...
zhy3928551 Test/Measurement
TMS320F28035 eQEP, encoder learning
Since QEP is used in DIY power supply, I will learn it temporarily:titter:I have read some information about encoders these days and have a general understanding of them. I will write down my understa...
lindabell DIY/Open Source Hardware
The suffocating moment of workers in the workplace!
The daily life of workers is full of challenges One careless It is easy to return the health bar to zero If you don't believe me, scroll down.01 Lateness8:27 Beijing time, decided to take a nap for an...
eric_wang Talking about work
The story of sharing porridge
Seven people once lived together and shared a large bucket of porridge every day. The problem was that the porridge was not enough every day. At first, they drew lots to decide who would share the por...
ESD技术咨询 Talking about work

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2512  736  797  2328  713  51  15  17  47  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号