EEWORLDEEWORLDEEWORLD

Part Number

Search

935251340112

Description
LVC/LCX/Z SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24, 7.50 MM, PLASTIC, MS-013, SOT137-1, SOP-24
Categorylogic    logic   
File Size109KB,19 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

935251340112 Overview

LVC/LCX/Z SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24, 7.50 MM, PLASTIC, MS-013, SOT137-1, SOP-24

935251340112 Parametric

Parameter NameAttribute value
MakerNXP
package instructionSOP,
Reach Compliance Codeunknow
Other featuresWITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION
seriesLVC/LCX/Z
JESD-30 codeR-PDSO-G24
JESD-609 codee4
length15.4 mm
Logic integrated circuit typeREGISTERED BUS TRANSCEIVER
Number of digits8
Number of functions1
Number of ports2
Number of terminals24
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
propagation delay (tpd)8.6 ns
Maximum seat height2.65 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)1.2 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceNICKEL PALLADIUM GOLD
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
width7.5 mm
74LVC2952A
Octal registered transceiver with 5 V tolerant inputs/outputs;
3-state
Rev. 02 — 29 June 2004
Product data sheet
1. General description
The 74LVC2952A is a high-performance, low power, low voltage, Si-gate CMOS device
superior to most advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3 V or 5 V devices. In 3-state operation, outputs can
handle 5 V. These features allow the use of these devices as translators in a mixed 3.3 V
and 5 V environment.
The 74LVC2952A is an octal non-inverting registered transceiver. Two 8-bit back-to-back
registers store data flowing in both directions between two bidirectional buses. Data
applied to the inputs is entered and stored on the rising edge of the clock (CPAB, CPBA)
provided that the clock enable (CEAB, CEBA) input is LOW. The data is then present at
the 3-state output buffers, but is only accessible when the output enable (OEAB, OEBA)
input is LOW. Data flow from A inputs to B outputs is the same as for B inputs to A outputs.
2. Features
s
s
s
s
s
s
s
s
5 V tolerant inputs/outputs for interfacing with 5 V logic
Supply voltage range from 1.2 V to 3.6 V
CMOS low-power consumption
Direct interface with TTL levels
Inputs accept voltages up to 5.5 V
Flow-through pin-out architecture
Complies with JEDEC standard JESD8-B/JESD36
ESD protection:
x
HBM EIA/JESD22-A114-B exceeds 2000 V
x
MM EIA/JESD22-A115-A exceeds 200 V.
s
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C.

935251340112 Related Products

935251340112 74LVC2952ADB 74LVC2952AD 74LVC2952APW,118 74LVC2952ADB,112 74LVC2952ADB,118 74LVC2952AD,118 74LVC2952APW,112 935251340118
Description LVC/LCX/Z SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24, 7.50 MM, PLASTIC, MS-013, SOT137-1, SOP-24 Bus transceiver 3.3V octal reg. bus xcvr Bus transceiver 3.3V octal reg. bus xcvr IC TXRX NON-INVERT 3.6V 24TSSOP IC TXRX NON-INVERT 3.6V 24SSOP IC TXRX NON-INVERT 3.6V 24SSOP IC TRANSCVR NON-INVERT 3.6V 24SO IC TXRX NON-INVERT 3.6V 24TSSOP LVC/LCX/Z SERIES, 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO24, 7.50 MM, PLASTIC, MS-013, SOT137-1, SOP-24
Maker NXP NXP NXP NXP NXP NXP NXP NXP NXP
package instruction SOP, SSOP, SSOP24,.3 SOP, SOP24,.4 TSSOP, SSOP, SSOP24,.3 SSOP, SOP, TSSOP, TSSOP24,.25 SOP,
Reach Compliance Code unknow unknow unknow unknown compliant unknown unknown compliant unknow
Other features WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION
series LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z
JESD-30 code R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24 R-PDSO-G24
JESD-609 code e4 e4 e4 e4 e4 e4 e4 e4 e4
length 15.4 mm 8.2 mm 15.4 mm 7.8 mm 8.2 mm 8.2 mm 15.4 mm 7.8 mm 15.4 mm
Logic integrated circuit type REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER REGISTERED BUS TRANSCEIVER
Number of digits 8 8 8 8 8 8 8 8 8
Number of functions 1 1 1 1 1 1 1 1 1
Number of ports 2 2 2 2 2 2 2 2 2
Number of terminals 24 24 24 24 24 24 24 24 24
Maximum operating temperature 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
Output polarity TRUE TRUE TRUE TRUE TRUE TRUE TRUE TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP SSOP SOP TSSOP SSOP SSOP SOP TSSOP SOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE
propagation delay (tpd) 8.6 ns 8.6 ns 8.6 ns 8.6 ns 8.6 ns 8.6 ns 8.6 ns 8.6 ns 8.6 ns
Maximum seat height 2.65 mm 2 mm 2.65 mm 1.1 mm 2 mm 2 mm 2.65 mm 1.1 mm 2.65 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V 1.2 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD Nickel/Palladium/Gold (Ni/Pd/Au) NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD Nickel/Palladium/Gold (Ni/Pd/Au) NICKEL PALLADIUM GOLD
Terminal form GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
Terminal pitch 1.27 mm 0.65 mm 1.27 mm 0.65 mm 0.65 mm 0.65 mm 1.27 mm 0.65 mm 1.27 mm
Terminal location DUAL DUAL DUAL DUAL DUAL DUAL DUAL DUAL DUAL
width 7.5 mm 5.3 mm 7.5 mm 4.4 mm 5.3 mm 5.3 mm 7.5 mm 4.4 mm 7.5 mm
Is it Rohs certified? - conform to conform to conform to conform to conform to conform to conform to -
Load capacitance (CL) - 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF -
Humidity sensitivity level - 1 1 1 1 1 1 1 -
Peak Reflow Temperature (Celsius) - 260 260 260 260 260 260 260 -
Certification status - Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified -
Maximum time at peak reflow temperature - 30 30 30 30 30 30 30 -
Base Number Matches - 1 1 1 1 1 1 1 -
Brand Name - - - NXP Semiconductor NXP Semiconductor NXP Semiconductor NXP Semiconductor NXP Semiconductor -
Parts packaging code - - - TSSOP2 SSOP2 SSOP2 SOP TSSOP2 -
Contacts - - - 24 24 24 24 24 -
Manufacturer packaging code - - - SOT355-1 SOT340-1 SOT340-1 SOT137-1 SOT355-1 -
The most comprehensive antenna solutions for 5G scenarios (Part 2)
5G Antenna Solution for Tunnel Scenarios 4.1 New leaky cable High-speed rail and subway tunnels are small and closed, with severe multipath reflection. Traditional 13/8 leaky cables do not support fre...
石榴姐 RF/Wirelessly
3G economy is becoming less profitable
Entering the era of network convergence, the era of traditional telecom operators dominating the communications industry will be gone forever, and 3G operations are no exception.   The Economist asked...
jgk RF/Wirelessly
Design of reversing radar and reversing image based on RL78/G14
[color=#000][font=Helvetica, Arial, sans-serif]R87/G14 has powerful performance and rich on-chip resources. Using it as the main control of the reversing system can save a lot of extra chips, save spa...
alex120 Renesas Electronics MCUs
vhdl clock divider problem
0; clk_bit<='0'; begin process(clk_in,reset) begin if(reset='1') then clk_cnt<="0000"; clk_bit<='0'; elsif rising_edge(clk_in) then if (clk_cnt=4) then clk_cnt<="0000"; clk_bit<=not clk_bit; else clk_...
bblfeng Embedded System
The header file of the ccs project cannot be found! What's going on?
Question: I added the header file using the "scan all file dependencies" method, and the "include" of the current project already shows the "board.h" header file. However, when I "build all", it shows...
zqs0001 DSP and ARM Processors
Ultra-wide input isolated regulated switching power supply based on TOPSwitch
Abstract: The structure and working principle of the monolithic switching power supply chip TOPSwitch are introduced, a complete application circuit example of an ultra-wide input isolated regulated s...
zbz0529 Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2892  142  2609  1819  1267  59  3  53  37  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号