EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V51546L6BB

Description
FIFO, 32KX36, 3.7ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256
Categorystorage    storage   
File Size545KB,58 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

IDT72V51546L6BB Overview

FIFO, 32KX36, 3.7ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256

IDT72V51546L6BB Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instructionBGA, BGA256,16X16,40
Contacts256
Reach Compliance Code_compli
ECCN codeEAR99
Maximum access time3.7 ns
Other featuresALTERNATIVE MEMORY WIDTH:9-BIT AND 18-BIT
Maximum clock frequency (fCLK)166 MHz
period time6 ns
JESD-30 codeS-PBGA-B256
JESD-609 codee0
length17 mm
memory density1179648 bi
Memory IC TypeOTHER FIFO
memory width36
Humidity sensitivity level3
Number of functions1
Number of terminals256
word count32768 words
character code32000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize32KX36
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply3.3 V
Certification statusNot Qualified
Maximum seat height3.5 mm
Maximum standby current0.01 A
Maximum slew rate0.1 mA
Maximum supply voltage (Vsup)3.45 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature20
width17 mm
3.3V MULTI-QUEUE FLOW-CONTROL DEVICES
(32 QUEUES) 36 BIT WIDE CONFIGURATION
1,179,648 bits
2,359,296 bits
IDT72V51546
IDT72V51556
FEATURES:
Choose from among the following memory density options:
IDT72V51546
Total Available Memory = 1,179,648 bits
IDT72V51556
Total Available Memory = 2,359,296 bits
Configurable from 1 to 32 Queues
Queues may be configured at master reset from the pool of
Total Available Memory in blocks of 256 x 36
Independent Read and Write access per queue
User programmable via serial port
Default multi-queue device configurations
– IDT72V51546 : 1,024 x 36 x 32Q
– IDT72V51556 : 2,048 x 36 x 32Q
100% Bus Utilization, Read and Write on every clock cycle
166 MHz High speed operation (6ns cycle time)
3.7ns access time
Individual, Active queue flags (OV,
FF, PAE, PAF, PR)
8 bit parallel flag status on both read and write ports
Shows
PAE
and
PAF
status of 8 Queues
Direct or polled operation of flag status bus
Global Bus Matching - (All Queues have same Input Bus Width
and Output Bus Width)
User Selectable Bus Matching Options:
– x36in to x36out
– x18in to x36out
– x9in to x36out
– x36in to x18out
– x36in to x9out
FWFT mode of operation on read port
Packet mode operation
Partial Reset, clears data in single Queue
Expansion of up to 8 multi-queue devices in parallel is available
JTAG Functionality (Boundary Scan)
Available in a 256-pin PBGA, 1mm pitch, 17mm x 17mm
HIGH Performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
FUNCTIONAL BLOCK DIAGRAM
MULTI-QUEUE FLOW-CONTROL DEVICE
Q
0
FSTR
WRADD
WEN
WCLK
8
READ CONTROL
WADEN
RADEN
ESTR
8
WRITE CONTROL
Q
1
RDADD
REN
RCLK
OE
Q
2
Din
Qout
x36
DATA
OUT
WRITE FLAGS
READ FLAGS
OV
PR
PAE
8
x36
DATA IN
FF
PAF
PAFn
8
Q
31
PAEn/PRn
5904 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2003
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JUNE 2003
DSC-5904/8

IDT72V51546L6BB Related Products

IDT72V51546L6BB IDT72V51546L7-5BB IDT72V51546L7-5BBI IDT72V51556L7-5BBI IDT72V51556L6BB
Description FIFO, 32KX36, 3.7ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256 FIFO, 32KX36, 4ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256 FIFO, 32KX36, 4ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256 FIFO, 64KX36, 4ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256 FIFO, 64KX36, 3.7ns, Synchronous, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible
Parts packaging code BGA BGA BGA BGA BGA
package instruction BGA, BGA256,16X16,40 BGA, BGA256,16X16,40 BGA, BGA256,16X16,40 BGA, BGA256,16X16,40 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-256
Contacts 256 256 256 256 256
Reach Compliance Code _compli not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 3.7 ns 4 ns 4 ns 4 ns 3.7 ns
Other features ALTERNATIVE MEMORY WIDTH:9-BIT AND 18-BIT ALTERNATIVE MEMORY WIDTH:9-BIT AND 18-BIT ALTERNATIVE MEMORY WIDTH:9-BIT AND 18-BIT ALTERNATIVE MEMORY WIDTH:9-BIT AND 18-BIT ALTERNATIVE MEMORY WIDTH:9-BIT AND 18-BIT
Maximum clock frequency (fCLK) 166 MHz 133 MHz 133 MHz 133 MHz 166 MHz
period time 6 ns 7.5 ns 7.5 ns 7.5 ns 6 ns
JESD-30 code S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256
JESD-609 code e0 e0 e0 e0 e0
length 17 mm 17 mm 17 mm 17 mm 17 mm
memory density 1179648 bi 1179648 bit 1179648 bit 2359296 bit 2359296 bit
Memory IC Type OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
memory width 36 36 36 36 36
Humidity sensitivity level 3 3 3 3 3
Number of functions 1 1 1 1 1
Number of terminals 256 256 256 256 256
word count 32768 words 32768 words 32768 words 65536 words 65536 words
character code 32000 32000 32000 64000 64000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 85 °C 85 °C 70 °C
organize 32KX36 32KX36 32KX36 64KX36 64KX36
Exportable YES YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA BGA BGA BGA
Encapsulate equivalent code BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 225 225 225 225 225
power supply 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 3.5 mm 3.5 mm 3.5 mm 3.5 mm 3.5 mm
Maximum standby current 0.01 A 0.01 A 0.01 A 0.01 A 0.01 A
Maximum slew rate 0.1 mA 0.1 mA 0.1 mA 0.1 mA 0.1 mA
Maximum supply voltage (Vsup) 3.45 V 3.45 V 3.45 V 3.45 V 3.45 V
Minimum supply voltage (Vsup) 3.15 V 3.15 V 3.15 V 3.15 V 3.15 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
surface mount YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL
Terminal surface Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
Terminal form BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 20 20 20 20 20
width 17 mm 17 mm 17 mm 17 mm 17 mm
Base Number Matches - 1 1 1 -
Linux kernel module index map
Share it. Because it is difficult to quote, I will just put the link: [url=http://www.linuxdriver.co.il/kernel_map]http://www.linuxdriver.co.il/kernel_map[/url] [url=http://cs.jhu.edu/%7Erazvanm/fs-ex...
冰人 Linux and Android
Please advise on the communication principle of LED electronic screen
I am a novice in single-chip microcomputer research, and I have recently been studying LED. I learned based on the schematic diagrams and C language codes on the Internet. But I found that the informa...
kd911 MCU
Online interview
Today, a boss came to me on QQ and said he would provide food and accommodation for 2.5k in Shanxi. I don't know if it's true or not. I'm a little skeptical. I'm in Chengdu now. I'm not very clear abo...
终极菜鸟 Talking about work
A simple study of 51 single-chip Keil C delay program (transferred)
When using a single-chip microcomputer, you often encounter situations where a short delay is required. The required delay time is very short, usually tens to hundreds of microseconds (us). Sometimes ...
rain 51mcu
The difference between AT89S51 and AT89C51 in serial communication
[size=16px][/size]I am doing a graduation project, which is the technical realization of serial communication between microcomputer and single-chip microcomputer. Regarding the difference between thes...
deifwleili Embedded System
User Guide Chinese version User Guide Wizard 005 Translation slau144i
6.2.4 Stopping DMA Transfers ............. ................................... 304 6.2.5 DMA Channel Priorities Channel Priorities .................................. 305 6.2.6 DMA Transfer Cycle Time ...
ppiicc Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 785  1328  2463  562  1319  16  27  50  12  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号