EEWORLDEEWORLDEEWORLD

Part Number

Search

27C128-250

Description
Memory IC
Categorystorage    storage   
File Size172KB,12 Pages
Manufacturere2v technologies
Download Datasheet Parametric Compare View All

27C128-250 Overview

Memory IC

27C128-250 Parametric

Parameter NameAttribute value
Makere2v technologies
package instruction,
Reach Compliance Codecompli
FINAL
Am27C128
128 Kilobit (16 K x 8-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Speed options as fast as 45 ns
s
Low power consumption
— 20 µA typical CMOS standby current
s
JEDEC-approved pinout
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite™ programming
— Typical programming time of 2 seconds
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
High noise immunity
s
Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
s
Standard 28-pin DIP, PDIP, and 32-pin PLCC
packages
GENERAL DESCRIPTION
The Am27C128 is a 128-Kbit, ultraviolet erasable pro-
grammable read-only memory. It is organized as 16
Kwords by 8 bits per word, operates from a single +5 V
supply, has a static standby mode, and features fast
single address location programming. Products are
available in windowed ceramic DIP packages, as well
as plastic one time programmable (OTP) PDIP and
PLCC packages.
Data can be typically accessed in less than 45 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 80 mW in active mode, and
100 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 2 seconds.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
CE#
PGM#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A13
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ7
Y
Gating
X
Decoder
131,072
Bit Cell
Matrix
11420E-1
Publication#
11420
Rev:
E
Amendment/0
Issue Date:
May 1998

27C128-250 Related Products

27C128-250 27C128-120 27C128-150
Description Memory IC Memory IC Memory IC
Maker e2v technologies e2v technologies e2v technologies
Reach Compliance Code compli compli compli

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1890  2487  1084  633  1924  39  51  22  13  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号