EEWORLDEEWORLDEEWORLD

Part Number

Search

MT18HTF25672PDIY-80EXX

Description
DDR DRAM Module, 256MX72, CMOS, LEAD FREE, MO-237, RDIMM-240
Categorystorage    storage   
File Size415KB,22 Pages
ManufacturerMicron Technology
Websitehttp://www.mdtic.com.tw/
Download Datasheet Parametric View All

MT18HTF25672PDIY-80EXX Overview

DDR DRAM Module, 256MX72, CMOS, LEAD FREE, MO-237, RDIMM-240

MT18HTF25672PDIY-80EXX Parametric

Parameter NameAttribute value
MakerMicron Technology
Parts packaging codeDIMM
package instructionLEAD FREE, MO-237, RDIMM-240
Contacts240
Reach Compliance Codeunknow
ECCN codeEAR99
access modeDUAL BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-XDMA-N240
JESD-609 codee4
length133.35 mm
memory density19327352832 bi
Memory IC TypeDDR DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals240
word count268435456 words
character code256000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256MX72
Package body materialUNSPECIFIED
encapsulated codeDIMM
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Maximum seat height30.15 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceGOLD
Terminal formNO LEAD
Terminal locationDUAL
512MB, 1GB, 2GB (x72, ECC, DR) 240-Pin DDR2 SDRAM RDIMM
Features
DDR2 SDRAM RDIMM
MT18HTF6472PDY – 512MB
MT18HTF12872PDY – 1GB
MT18HTF25672PDY – 2GB
Features
240-pin, registered dual in-line memory module
Fast data transfer rates: PC2-3200, PC2-4200,
PC2-5300, or PC2-6400
512MB (64 Meg x 72), 1GB (128 Meg x 72), or
2GB (256 Meg x 72)
Supports ECC error detection and correction
V
DD
= V
DDQ
= 1.8V
V
DDSPD
= 1.7–3.6V
JEDEC-standard 1.8V I/O (SSTL_18-compatible)
Differential data strobe (DQS, DQS#) option
4n-bit prefetch architecture
Dual rank
Multiple internal device banks for concurrent
operation
Programmable CAS# latency (CL)
Posted CAS# additive latency (AL)
WRITE latency = READ latency - 1
t
CK
Programmable burst lengths (BL): 4 or 8
Adjustable data-output drive strength
64ms, 8192-cycle refresh
On-die termination (ODT)
Serial presence-detect (SPD) with EEPROM
Gold edge contacts
Table 1: Key Timing Parameters
Speed
Grade
-80E
-800
-667
-53E
-40E
Industry
Nomenclature
PC2-6400
PC2-6400
PC2-5300
PC2-4200
PC2-3200
Data Rate (MT/s)
CL = 6
800
800
CL = 5
800
667
667
CL = 4
533
533
553
553
400
CL = 3
400
400
400
400
400
t
RCD
t
RP
t
RC
Figure 1: 240-Pin RDIMM (MO-237 R/C G)
Module height: 30mm (1.18in)
Options
Parity
Operating temperature
Commercial (0°C
T
A
+70°C)
Industrial (–40°C
T
A
+85°C)
1
Package
240-pin DIMM (lead-free)
Frequency/CL
2
2.5ns @ CL = 5 (DDR2-800)
3
2.5ns @ CL = 6 (DDR2-800)
3
3.0ns @ CL = 5 (DDR2-667)
3.75ns @ CL = 4 (DDR2-533)
5.0ns @ CL = 3 (DDR2-400)
Notes:
Marking
P
None
I
Y
-80E
-800
-667
-53E
-40E
1. Contact Micron for industrial temperature
module offerings.
2. CL = CAS (READ) latency; registered mode
will add one clock cycle to CL.
3. Not available in 512MB module density.
(ns)
12.5
15
15
15
15
(ns)
12.5
15
15
15
15
(ns)
55
55
55
55
55
PDF: 09005aef80e935cd
htf18c64_128_256x72pdy.pdf - Rev. F 3/10 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2003 Micron Technology, Inc. All rights reserved.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2834  1133  913  327  361  58  23  19  7  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号