EEWORLDEEWORLDEEWORLD

Part Number

Search

A40MX02-3PQG100M

Description
FPGA, 295 CLBS, 2000 GATES, 48.24 MHz, PQFP100
CategoryProgrammable logic devices    Programmable logic   
File Size7MB,142 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

A40MX02-3PQG100M Overview

FPGA, 295 CLBS, 2000 GATES, 48.24 MHz, PQFP100

A40MX02-3PQG100M Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicrosemi
package instructionQFP, QFP100,.7X.9
Reach Compliance Codecompliant
ECCN code3A001.A.2.C
Other featuresCAN ALSO BE OPERATED AT 5.0V
maximum clock frequency108.54 MHz
Combined latency of CLB-Max1.7 ns
JESD-30 codeR-PQFP-G100
JESD-609 codee3
length20 mm
Humidity sensitivity level3
Configurable number of logic blocks295
Equivalent number of gates3000
Number of entries57
Number of logical units295
Output times57
Number of terminals100
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize295 CLBS, 3000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Encapsulate equivalent codeQFP100,.7X.9
Package shapeRECTANGULAR
Package formFLATPACK
Peak Reflow Temperature (Celsius)245
power supply3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.4 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width14 mm
Base Number Matches1
Revision 11
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
HiRel Features
Commercial, Industrial, Automotive,
Temperature Plastic Packages
and
Military
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification Capability
with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
Ease of Integration
High Performance
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
May 2012
© 2012 Microsemi Corporation
i
【TI New Year Gift】Are you a Stellaris fan? Come grab an iPad or iTouch!
Are you using TI Stellaris? Are you also a TI Stellaris fan? What are you waiting for? Come and grab an iPad or iTouch! To thank the engineers who use TI Stellaris for sharing, supplementing and impro...
EEWORLD社区 Microcontroller MCU
[Help] ADC12 problem of msp430f149
I use the msp430f149 minimum system board to do analog voltage acquisition and multiple conversions on a single channel. I don't know what went wrong. I use the P6.0 port to collect data. No matter I ...
dai_weis Analogue and Mixed Signal
《Fetal electrocardiogram intelligent model analysis》
This is a great book, it gives a very detailed introduction to filtering and QRS detection! Intelligent Pattern Analysis of the Foetal...
冰人 Medical Electronics
I accidentally deleted the wrong contents in the nand flash partition of the WINCE 2440 board. Please help me.
When I was burning the kernel, I accidentally selected the wrong nand flash erase partition. As shown in the figure: I should have selected: offset 0x20000, size 0x2300000 [wince], but I selected: off...
xianghonghe Embedded System
After the PDA and WINCE are synchronized, can the PC use programs to access and operate the files in the WINCE directory?
After the PDA and WINCE are synchronized, can the PC use programs to access and operate the files in the WINCE directory? How to access?...
fefwfWF Embedded System
What should I prepare for the power supply?
[i=s]This post was last edited by paulhyde on 2014-9-15 09:34[/i]What should I prepare for the power supply hardware in the electronic design competition? :)...
liuxhmn Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2161  1044  2079  1197  1335  44  22  42  25  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号