EEWORLDEEWORLDEEWORLD

Part Number

Search

A42MX02-3VQ100I

Description
FPGA, 684 CLBS, 14000 GATES, 135 MHz, PQFP100
Categorysemiconductor    Programmable logic devices   
File Size766KB,123 Pages
ManufacturerETC1
Download Datasheet Parametric View All

A42MX02-3VQ100I Overview

FPGA, 684 CLBS, 14000 GATES, 135 MHz, PQFP100

A42MX02-3VQ100I Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals100
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionPLASTIC, QFP-100
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingTIN LEAD
Terminal locationQUAD
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
organize684 CLBS, 14000 GATES
Maximum FCLK clock frequency135 MHz
Number of configurable logic modules684
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Number of equivalent gate circuits14000
The maximum delay of a CLB module2.1 ns
v6.0
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
HiRel Features
Commercial, Industrial, Automotive, and Military
Temperature Plastic Packages
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Ease of Integration
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
High Performance
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
January 2004
© 2004 Actel Corporation
i
See the Actel website (www.actel.com) for the latest version of this datasheet.
Distance, speed, angle full detection millimeter wave sensor gives you a unique automatic door
Architects and urban planners of smart buildings, factories, and cities need increasingly intelligent sensors to solve resource conservation challenges , address increasing safety concerns by improvin...
EEWORLD社区 Microcontroller MCU
[Low Power Consumption] VHDL+Verilog Good Coding Style (Twenty-five Points)
Good coding style can meet the requirements of authenticity, expressiveness and elegance. Under the premise of meeting the functional and performance goals, the code readability and portability are en...
dream_byxiaoyu FPGA/CPLD
C28346 operation speed problem
When doing multiplication operations, the C28346 has a slower operation speed than the F28335 (the F28335 has an operation optimization library, while the C28346 has an operation optimization library ...
波波 Microcontroller MCU
Help~~~~~CCS3.1 error Data verification failed
I am using CCS3.1 + XDS560 emulator + C6713 board from a domestic manufacturer. Now the situation is that the demo program can run on the simulator (does this mean that the program and cmd file are co...
astwyg DSP and ARM Processors
Using MCB in spartan6
I am designing DDR2 recently and I use the MCB core s6_ddrx of spartan6 in EDK. However, the s6_ddrx.h file is empty and there is no corresponding API function. How can I control it? Should I use MPMC...
wanglei0307 FPGA/CPLD
Why does my proteus7.5 component library not have a microcontroller?
Why does my proteus7.5 component library not have a microcontroller and no missing files?...
cdxcdx MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 747  1162  712  2923  232  16  24  15  59  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号