EEWORLDEEWORLDEEWORLD

Part Number

Search

QL4009-4PL84C

Description
Field Programmable Gate Array, 160 CLBs, 9000 Gates, 160-Cell, CMOS, PQCC84, PLASTIC, LCC-84
CategoryProgrammable logic devices    Programmable logic   
File Size172KB,18 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Download Datasheet Parametric View All

QL4009-4PL84C Overview

Field Programmable Gate Array, 160 CLBs, 9000 Gates, 160-Cell, CMOS, PQCC84, PLASTIC, LCC-84

QL4009-4PL84C Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerQuickLogic Corporation
Parts packaging codeLCC
package instructionQCCJ, LDCC84,1.2SQ
Contacts84
Reach Compliance Codecompli
Combined latency of CLB-Max2.56 ns
JESD-30 codeS-PQCC-J84
JESD-609 codee0
length29.3116 mm
Humidity sensitivity level3
Configurable number of logic blocks160
Equivalent number of gates9000
Number of entries68
Number of logical units160
Output times60
Number of terminals84
Maximum operating temperature70 °C
Minimum operating temperature
organize160 CLBS, 9000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Encapsulate equivalent codeLDCC84,1.2SQ
Package shapeSQUARE
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.57 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width29.3116 mm
QL4009 QuickRAM Data Sheet
• • • • • •
9,000 Usable PLD Gate QuickRAM ESP Combining Performance,
Density and Embedded RAM
Device Highlights
High Performance & High Density
9,000 Usable PLD Gates with 82 I/Os
300 MHz 16-bit Counters, 400 MHz
Advanced I/O Capabilities
Interfaces with both 3.3 V and 5.0 V devices
PCI compliant with 3.3 V and 5.0 V busses
Datapaths, 160+ MHz FIFOs
0.35
µm
four-layer metal non-volatile
CMOS process for smallest die sizes
for -1/-2/-3/-4 speed grades
Full JTAG boundary scan
I/O Cells with individually controlled
Registered Input Path and Output Enables
High Speed Embedded SRAM
8 dual-port RAM modules, organized in
user-configurable 1,152 bit blocks
5 ns access times, each port independently
accessible
Fast and efficient for FIFO, RAM, and ROM
functions
8
RAM
Blocks
160
High Speed
Logic Cells
Easy to Use / Fast Development
Cycles
100% routable with 100% utilization and
Interface
complete pin-out stability
Variable-grain logic cells provide high
performance and 100% utilization
Comprehensive design tools include high
quality Verilog/VHDL synthesis
Figure 1: QuickRAM Block Diagram
© 2002 QuickLogic Corporation
www.quicklogic.com
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2251  2884  960  2530  2172  46  59  20  51  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号