EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61DDPB24M18A1-500M3LI

Description
DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LEAD FREE, LFBGA-165
Categorystorage    storage   
File Size525KB,32 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric View All

IS61DDPB24M18A1-500M3LI Overview

DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LEAD FREE, LFBGA-165

IS61DDPB24M18A1-500M3LI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
package instructionLBGA, BGA165,11X15,40
Reach Compliance Codecompli
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Maximum clock frequency (fCLK)500 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
length17 mm
memory density75497472 bi
Memory IC TypeDDR SRAM
memory width18
Number of functions1
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize4MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum standby current0.36 A
Minimum standby current1.7 V
Maximum slew rate0.91 mA
Maximum supply voltage (Vsup)1.89 V
Minimum supply voltage (Vsup)1.71 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
IS61DDPB24M18A/A1/A2
IS61DDPB22M36A/A1/A2
4Mx18, 2Mx36
72Mb DDR-IIP (Burst 2) CIO Synchronous SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double data rate (DDR) interface for read and write
input ports.
2.5 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
AUGUST 2011
DESCRIPTION
The 72Mb IS61DDPB22M36A/A1/A2 and
IS61DDPB24M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst addresses
Data-Out for second burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst addresses
Data-Out for first burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting 2.5 cycles later after read
command). The data-outs from the second burst are updated
with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
4/29/2010
1
Urgent! Battery problem!
I use a 2450 platform. The question I asked before was that when the battery power reaches 100%, the battery icon in the system tray disappears. Now I find that when the power is above the value of BA...
lejiao Embedded System
Steps for inner layer processing of printed circuit boards
For multi-layer printed circuit boards, the inner working layer is sandwiched in the middle of the entire board, so the inner layer processing should be carried out first. Specifically, the inner laye...
卓联微科技 Motor Drive Control(Motor Control)
AMD新增兩款Athlon II X3處理器 Athlon II X3 425、435季末登場?
AMD 繼早前宣佈將會推出 Athlon II X3 405e 及 400e 處理器後,最近宣佈再會將推出多 2 款標準版 Athlon II X3 處理器,處理器採用 95W 功耗,型號分別為 Athlon II X3 425 及 Athlon II X3 435 ,兩者均針對入門級市場,預計將在第三季末推出市面。 新推出的標準版 Athlon II X3 425 及 Athlon II X3 ...
lopopo Creative Market
There is another disadvantage of the servo motor during use
[b][font=宋体][size=11.5pt]Servo motors[/size][/font][/b][font=宋体][size=11.5pt] also have a disadvantage during use, that is, low-frequency vibration and heat generation will occur under low-frequency o...
yongkundj Robotics Development
Minimum sensor data
Staying outside, many tasks cannot be done, mark the minimum sensor data,...
bjwl_6338 DIY/Open Source Hardware
I want to have a more in-depth study of 51 and pic. Please recommend some learning materials and directions.
PS: They have already mastered the basics, but are a little confused if they want to learn more. Please give me some advice....
wangxwln 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2360  1419  2435  2606  1724  48  29  50  53  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号