EEWORLDEEWORLDEEWORLD

Part Number

Search

ADC71AG

Description
16-Bit ANALOG-TO-DIGITAL CONVERTER
CategoryAnalog mixed-signal IC    converter   
File Size67KB,8 Pages
ManufacturerBurr-Brown
Websitehttp://www.burr-brown.com/
Download Datasheet Parametric Compare View All

ADC71AG Overview

16-Bit ANALOG-TO-DIGITAL CONVERTER

ADC71AG Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerBurr-Brown
package instructionHERMETIC SEALED, DIP-32
Reach Compliance Codeunknow
Maximum analog input voltage10 V
Minimum analog input voltage-10 V
Maximum conversion time50 µs
Converter typeADC, SUCCESSIVE APPROXIMATION
JESD-30 codeR-CDIP-T32
JESD-609 codee0
Maximum linear error (EL)0.006%
Nominal negative supply voltage-15 V
Number of analog input channels1
Number of digits16
Number of functions1
Number of terminals32
Maximum operating temperature85 °C
Minimum operating temperature-25 °C
Output bit codeCOMPLEMENTARY BINARY, COMPLEMENTARY OFFSET BINARY
Output formatSERIAL, PARALLEL, WORD
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Encapsulate equivalent codeDIP32,.9
Package shapeRECTANGULAR
Package formIN-LINE
power supply5,+-15 V
Certification statusNot Qualified
Maximum slew rate35 mA
Nominal supply voltage15 V
surface mountNO
technologyBIPOLAR
Temperature levelOTHER
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
®
ADC71
16-Bit
ANALOG-TO-DIGITAL CONVERTER
FEATURES
q
16-BIT RESOLUTION
q
±
0.003% MAXIMUM NONLINEARITY
q
COMPACT DESIGN: 32-pin Hermetic
Ceramic Package
q
CONVERSION SPEED: 50
µ
s max
DESCRIPTION
The ADC71 is a low cost, high quality, 16-bit succes-
sive approximation analog-to-digital converter. It uses
laser-trimmed ICs and is packaged in a convenient
32-pin hermetic ceramic dual-in-line package. The
converter is complete with internal reference, clock,
comparator, and thin-film scaling resistors, which
allow selection of analog input ranges of
±2.5V, ±5V,
±10V,
0 to +5V, 0 to +10V and 0 to +20V.
Data is available in parallel and serial form with
corresponding clock and status output. All digital in-
puts and outputs are TTL-compatible.
Power supply voltages are
±15VDC
and +5VDC.
Reference
Parallel
Digital
Output
16-Bit D/A
Converter
Ref Out (+6.3V)
Short Cycle
Convert Command
16-Bit
Successive Approx.
Register (SAR)
}
Input Range
Select
Comparator In
Clock
Clock Out
Status
International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706
Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132
©
1990 Burr-Brown Corporation
PDS-1060A
Printed in U.S.A. December, 1993

ADC71AG Related Products

ADC71AG ADC71 ADC71BG ADC71JG ADC71KG
Description 16-Bit ANALOG-TO-DIGITAL CONVERTER 16-Bit ANALOG-TO-DIGITAL CONVERTER 16-Bit ANALOG-TO-DIGITAL CONVERTER 16-Bit ANALOG-TO-DIGITAL CONVERTER 16-Bit ANALOG-TO-DIGITAL CONVERTER
Is it Rohs certified? incompatible - incompatible incompatible incompatible
Maker Burr-Brown - Burr-Brown Burr-Brown Burr-Brown
package instruction HERMETIC SEALED, DIP-32 - HERMETIC SEALED, DIP-32 HERMETIC SEALED, DIP-32 HERMETIC SEALED, DIP-32
Reach Compliance Code unknow - unknow unknow unknow
Maximum analog input voltage 10 V - 10 V 10 V 10 V
Minimum analog input voltage -10 V - -10 V -10 V -10 V
Maximum conversion time 50 µs - 50 µs 50 µs 50 µs
Converter type ADC, SUCCESSIVE APPROXIMATION - ADC, SUCCESSIVE APPROXIMATION ADC, SUCCESSIVE APPROXIMATION ADC, SUCCESSIVE APPROXIMATION
JESD-30 code R-CDIP-T32 - R-CDIP-T32 R-CDIP-T32 R-CDIP-T32
JESD-609 code e0 - e0 e0 e0
Maximum linear error (EL) 0.006% - 0.003% 0.006% 0.003%
Nominal negative supply voltage -15 V - -15 V -15 V -15 V
Number of analog input channels 1 - 1 1 1
Number of digits 16 - 16 16 16
Number of functions 1 - 1 1 1
Number of terminals 32 - 32 32 32
Maximum operating temperature 85 °C - 85 °C 70 °C 70 °C
Output bit code COMPLEMENTARY BINARY, COMPLEMENTARY OFFSET BINARY - COMPLEMENTARY BINARY, COMPLEMENTARY OFFSET BINARY COMPLEMENTARY BINARY, COMPLEMENTARY OFFSET BINARY COMPLEMENTARY BINARY, COMPLEMENTARY OFFSET BINARY
Output format SERIAL, PARALLEL, WORD - SERIAL, PARALLEL, WORD SERIAL, PARALLEL, WORD SERIAL, PARALLEL, WORD
Package body material CERAMIC, METAL-SEALED COFIRED - CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
encapsulated code DIP - DIP DIP DIP
Encapsulate equivalent code DIP32,.9 - DIP32,.9 DIP32,.9 DIP32,.9
Package shape RECTANGULAR - RECTANGULAR RECTANGULAR RECTANGULAR
Package form IN-LINE - IN-LINE IN-LINE IN-LINE
power supply 5,+-15 V - 5,+-15 V 5,+-15 V 5,+-15 V
Certification status Not Qualified - Not Qualified Not Qualified Not Qualified
Maximum slew rate 35 mA - 35 mA 35 mA 35 mA
Nominal supply voltage 15 V - 15 V 15 V 15 V
surface mount NO - NO NO NO
technology BIPOLAR - BIPOLAR BIPOLAR BIPOLAR
Temperature level OTHER - OTHER COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form THROUGH-HOLE - THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
Terminal pitch 2.54 mm - 2.54 mm 2.54 mm 2.54 mm
Terminal location DUAL - DUAL DUAL DUAL
Is the internal watchdog of MSP430F5438A a hardware dog or a software dog?
I would like to ask you guys, is the internal watchdog of MSP430F5438A a hardware dog or a software dog?...
l0700830216 Microcontroller MCU
TMS320LF2407 burning error, please give me some advice
[i=s]This post was last edited by solezzy on 2021-8-24 16:43[/i]The connection is normal. Click Start and this dialog box will pop up....
solezzyy stm32/stm8
Why must the DSP simulator be connected to the target system (Target)?
The DSP emulator is different from the MCU. There is no DSP in the emulator. It provides the IEEE standard JTAG port to simulate and debug the DSP. Therefore, the emulator must have a simulation objec...
Aguilera DSP and ARM Processors
[NXP Rapid IoT Review] FreeRTOS debugging method (task execution status output)
The NXP Rapid IoT source code is very rich. Although I know that FreeRTOS is used, the code nesting is extremely complex, which makes it difficult to analyze. So if you want to use FreeRTOS's own vTas...
dvd1478 RF/Wirelessly
ispPAC10 In-System Programmable Simulator and Its Application
[b]Abstract[/b]: ispPAC10 is the latest in-system programmable analog circuit device launched by Lattice Corporation of the United States. It provides an effective new way for electronic circuit desig...
maker FPGA/CPLD
Analog integrated circuit EDA technology and design: simulation and layout examples
This book is one of the planned textbooks in the series of microelectronics and integrated circuit design. The whole book follows the full-custom design process of analog integrated circuits and intro...
arui1999 Download Centre

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1257  1522  814  2293  2438  26  31  17  47  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号