EEWORLDEEWORLDEEWORLD

Part Number

Search

LX128VIF4843

Description
High Performance Interfacing and Switching
File Size445KB,72 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet View All

LX128VIF4843 Overview

High Performance Interfacing and Switching

ispGDX2
Family
September 2005
Features
Includes
High-
,
Performance
Low-Cost
“E-Series”
High Performance Interfacing and Switching
Data Sheet
Two Options Available
• High-performance sysHSI (standard part number)
• Low-cost, no sysHSI (“E-Series”)
High Performance Bus Switching
• High bandwidth
– Up to 12.8 Gbps (SERDES)
– Up to 38 Gbps (without SERDES)
• Up to 16 (15x10) FIFOs for data buffering
• High speed performance
– f
MAX
= 360MHz
– t
PD
= 3.0ns
– t
CO
= 2.9ns
– t
S
= 2.0ns
• Built-in programmable control logic capability
• I/O intensive: 64 to 256 I/Os
• Expanded MUX capability up to 188:1 MUX
sysHSI Blocks Provide up to 16 High-speed
Channels
Serializer/de-serializer (SERDES) included
Clock Data Recovery (CDR) built in
800 Mbps per channel
LVDS differential support
10B/12B support
– Encoding / decoding
– Bit alignment
– Symbol alignment
• 8B/10B support
– Bit alignment
– Symbol alignment
• Source Synchronous support
sysCLOCK™ PLL
Frequency synthesis and skew management
Clock multiply and divide capability
Clock shifting up to +/-2.35ns in 335ps steps
Up to four PLLs
Flexible Programming and Testing
• IEEE 1532 compliant In-System Programmabil-
ity (ISP™)
• Boundary scan test through IEEE 1149.1
interface
• 3.3V, 2.5V or 1.8V power supplies
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
sysIO™ Interfacing
• LVCMOS 1.8, 2.5, 3.3 and LVTTL support for
standard board interfaces
• SSTL 2/3 Class I and II support
• HSTL Class I, III and IV support
• GTL+, PCI-X for bus interfaces
• LVPECL, LVDS and Bus LVDS differential support
• Hot socketing
• Programmable drive strength
Table 1. ispGDX2 Family Selection Guide
ispGDX2-64/E
I/Os
GDX Blocks
t
PD
t
S
t
CO
f
MAX
(Toggle)
Max Bandwidth
sysHSI Channels
2
LVDS/Bus LVDS (Pairs)
PLLs
Package
1. Max number of SERDES channels per device * 800Mbps
2. “E-Series” does not support sysHSI.
3. f
MAX
(Toggle) * maximum I/Os divided by 2.
ispGDX2-128/E
128
8
3.2ns
2.0ns
3.1ns
330MHz
6.4Gbps
21Gbps
8
64
2
208-ball fpBGA
ispGDX2-256/E
256
16
3.5ns
2.0ns
3.2ns
300MHz
12.8Gbps
38Gbps
16
128
4
484-ball fpBGA
64
4
3.0ns
2.0ns
2.9ns
360MHz
SERDES
1, 2
3
3.2Gbps
11Gbps
4
32
2
100-ball fpBGA
Without SERDES
© 2005 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
gdx2fam_13
Learn Simulation + "Operational Amplifier Noise Optimization Handbook" - Chapter 5 Introduction to Noise Measurement
[i=s]This post was last edited by dontium on 2015-1-23 11:11[/i] [align=left][size=4]1. This chapter is relatively simple and easy to understand. It mainly introduces three noise measurement instrumen...
shiyongzhu Analogue and Mixed Signal
Please teach me about the PHY chip address.
I see that some PHY chips need to set their addresses, which are usually 5 bits, such as 00001. I would like to ask 1. Why do we need to set it this way? 2. Does the PHY address have any other functio...
hgy10086 Integrated technical exchanges
Study hard and make progress every day
[font=微软雅黑]I am so sorry for being late in sharing here! It has been a while since I received the board, but I had some health problems. I had a minor surgery and rested for half a month. I left the b...
andy_ stm32/stm8
Help: After selecting the package in AD09, no corresponding description appears
The package name required in the textbook is DIP20, and the library file is ST Logic Register.IntLibAfter selecting, no corresponding description is found (the library file is installed)After many att...
哼啊啊啊啊 PCB Design
TI HVI Power Technology Detailed 2019
[size=4][b][url=https://training.eeworld.com.cn/TI/video/19399?utm_source=BBS&utm_medium=post&utm_campaign=hvi-new-course]HVI Series: Gate Driver Design[/url][/b][/size] The most common gate driver pi...
arui1999 Power technology
My serial communication program can only receive a few bytes? Help me!
Why can my serial communication program only receive a few bytes, but not correctly when receiving dozens of bytes! I can receive a few bytes correctly, but now I can't receive more than 30 bytes! Has...
afg Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 303  2766  1342  2799  1286  7  56  28  57  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号