EEWORLDEEWORLDEEWORLD

Part Number

Search

LTC2261CUJ-12#PBF

Description
1-Channel Single ADC Pipelined 125Msps 12-bit Parallel 40-Pin QFN EP Tube
File Size963KB,34 Pages
ManufacturerADI
Websitehttps://www.analog.com
Download Datasheet Parametric View All

LTC2261CUJ-12#PBF Overview

1-Channel Single ADC Pipelined 125Msps 12-bit Parallel 40-Pin QFN EP Tube

LTC2261CUJ-12#PBF Parametric

Parameter NameAttribute value
EU restricts the use of certain hazardous substancesCompliant
ECCN (US)3A991.c.2
Part StatusActive
Converter TypeGeneral Purpose
ArchitecturePipelined
Resolution12bit
Number of ADCs1
Number of Input Channels1
Sampling Rate125Msps
Digital Interface TypeParallel
Input TypeVoltage
Input Signal TypeDifferential
Voltage ReferenceInternal|External
Voltage Supply SourceSingle
Input Voltage1Vp-p/2Vp-p
Minimum Single Supply Voltage (V)1.7
Typical Single Supply Voltage (V)1.8
Maximum Single Supply Voltage (V)1.9
Maximum Supply Current70(Typ)
Typical Power Dissipation (mW)199
Integral Nonlinearity Error±0.3LSB(Typ)
Full Scale Error±1.5%FSR(Typ)
Signal to Noise Ratio70.8dB(Typ)
No Missing Codes (bit)12
Sample and HoldYes
Single-Ended InputNo
Digital Supply SupportNo
Minimum Operating Temperature (°C)0
Maximum Operating Temperature (°C)70
PackagingTube
Supplier Temperature GradeCommercial
Pin Count40
Standard Package NameQFN
Supplier PackageQFN EP
MountingSurface Mount
Package Height0.75(Max)
Package Length6
Package Width6
PCB changed40
Lead ShapeNo Lead
LTC2261-12
LTC2260-12/LTC2259-12
12-Bit, 125/105/80Msps
Ultralow Power 1.8V ADCs
FeaTures
n
n
n
n
n
n
n
n
n
n
n
n
n
DescripTion
The
LTC
®
2261-12/LTC2260-12/LTC2259-12
are sam-
pling 12-bit A/D converters designed for digitizing high
frequency, wide dynamic range signals. They are perfect
for demanding communications applications with AC
performance that includes 70.8dB SNR and 85dB spurious
free dynamic range (SFDR). Ultralow jitter of 0.17ps
RMS
allows undersampling of IF frequencies with excellent
noise performance.
DC specs include ±0.3LSB INL (typical), ±0.1LSB DNL
(typical) and no missing codes over temperature. The
transition noise is a low 0.3LSB
RMS
.
The digital outputs can be either full-rate CMOS, double-
data rate CMOS, or double-data rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
inputs may be driven differentially or
single ended with a sine wave, PECL, LVDS, TTL or CMOS
inputs. An optional clock duty cycle stabilizer allows high
performance at full speed for a wide range of clock duty
cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
70.8dB SNR
85dB SFDR
Low Power: 124mW/103mW/87mW
Single 1.8V Supply
CMOS, DDR CMOS or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2V
P-P
800MHz Full-Power Bandwidth S/H
Optional Data Output Randomizer
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Serial SPI Port for Configuration
Pin Compatible 14-Bit and 12-Bit Versions
40-Pin (6mm
×
6mm) QFN Package
applicaTions
n
n
n
n
n
n
Communications
Cellular Base Stations
Software Defined Radios
Portable Medical Imaging
Multi-Channel Data Acquisition
Nondestructive Testing
Typical applicaTion
1.8V
V
DD
1.2V
TO 1.8V
OV
DD
2-Tone FFT, f
IN
= 70MHz and 75MHz
0
–10
–20
–30
AMPLITUDE (dBFS)
–40
–50
–60
–70
–80
ANALOG
INPUT
+
INPUT
S/H
12-BIT
PIPELINED
ADC CORE
CORRECTION
LOGIC
OUTPUT
DRIVERS
D11
CMOS
OR
LVDS
D0
OGND
CLOCK/DUTY
CYCLE
CONTROL
125MHz
CLOCK
GND
226112 TA01a
–90
–100
–110
–120
0
10
20
30
40
FREQUENCY (MHz)
50
60
226112 TA01b
226112fc
For more information
www.linear.com/LTC2261-12
1
Asking for advice: 430's own voltage detection
I need to detect the power supply voltage of 430 itself and deal with it when the power supply voltage drops. I don't know how to choose a specific solution. Please help a beginner. Thank you....
forhelp Microcontroller MCU
A conversation between a computer idiot and a hacker!
Hacker: I have controlled your computer. Xiaobai: How? Hacker: With a Trojan horse. Xiaobai: ... Where is it? I can't see it. Hacker: Open your task manager. Xiaobai: ... Where is the task manager? Ha...
maker Talking
Modelsim simulation of Lattice only has GSR PUR signal
: I use modusim to simulate the IP core dis_rom of Lattice. I don't understand why there are only two signals`timescale 1 ns / 1 ps `include "disrom.v" module disrom_tb; reg [5:0] Address; reg OutCloc...
yagesi104 FPGA/CPLD
Shell related issues
[align=left][color=#000000]I downloaded the [font=Calibri]VxWorks[/font] image to the [font=Calibri]TigerSharc201[/font] motherboard through [font=Calibri]ftp[/font] and ran it. During the debugging p...
yuxianxian Embedded System
Come and show off your electronic competition works~~~
On the one hand, you can show off your hard work of 4 days and 3 nights; On the other hand, you can discuss your experience with XDJM who did the same question as you; On the other hand, you can let y...
soso Electronics Design Contest
Help with CD4000 series and 74CH series chip integrated library
I'm in urgent need of the integrated library of CD4000 series and 74CH series chips. As a newbie, when I draw in Altium designer 09 and import the PCB, it shows "Unknown pins". It seems that the pin d...
糖豆勒 PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2453  1441  1629  990  226  50  30  33  20  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号