EEWORLDEEWORLDEEWORLD

Part Number

Search

SN54LS90J

Description
LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, CDIP14
Categorylogic    logic   
File Size55KB,6 Pages
ManufacturerMotorola ( NXP )
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

SN54LS90J Overview

LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, CDIP14

SN54LS90J Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerMotorola ( NXP )
package instructionDIP,
Reach Compliance Codeunknow
Other featuresDIVIDE BY 2 AND DIVIDE BY 5 FUNCTIONS
Counting directionUP
seriesLS
JESD-30 codeR-GDIP-T14
JESD-609 codee0
length19.495 mm
Load capacitance (CL)15 pF
Load/preset inputYES
Logic integrated circuit typeDECADE COUNTER
Operating modeASYNCHRONOUS
Number of digits3
Number of functions2
Number of terminals14
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, GLASS-SEALED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum supply current (ICC)15 mA
propagation delay (tpd)50 ns
Certification statusNot Qualified
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyTTL
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typeNEGATIVE EDGE
width7.62 mm
minfmax32 MHz
DECADE COUNTER;
DIVIDE-BY-TWELVE COUNTER;
4-BIT BINARY COUNTER
The SN54 / 74LS90, SN54 / 74LS92 and SN54 / 74LS93 are high-speed
4-bit ripple type counters partitioned into two sections. Each counter has a di-
vide-by-two section and either a divide-by-five (LS90), divide-by-six (LS92) or
divide-by-eight (LS93) section which are triggered by a HIGH-to-LOW transi-
tion on the clock inputs. Each section can be used separately or tied together
(Q to CP) to form BCD, bi-quinary, modulo-12, or modulo-16 counters. All of
the counters have a 2-input gated Master Reset (Clear), and the LS90 also
has a 2-input gated Master Set (Preset 9).
SN54/74LS90
SN54/74LS92
SN54/74LS93
DECADE COUNTER;
DIVIDE-BY-TWELVE COUNTER;
4-BIT BINARY COUNTER
LOW POWER SCHOTTKY
Low Power Consumption . . . Typically 45 mW
High Count Rates . . . Typically 42 MHz
Choice of Counting Modes . . . BCD, Bi-Quinary, Divide-by-Twelve,
Binary
Input Clamp Diodes Limit High Speed Termination Effects
PIN NAMES
LOADING
(Note a)
HIGH
CP0
CP1
CP1
MR1, MR2
MS1, MS2
Q0
Q1, Q2, Q3
Clock (Active LOW going edge) Input to
÷2
Section
Clock (Active LOW going edge) Input to
÷5
Section (LS90),
÷6
Section (LS92)
Clock (Active LOW going edge) Input to
÷8
Section (LS93)
Master Reset (Clear) Inputs
Master Set (Preset-9, LS90) Inputs
Output from
÷2
Section (Notes b & c)
Outputs from
÷5
(LS90),
÷6
(LS92),
÷8
(LS93) Sections (Note b)
0.5 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
0.5 U.L.
10 U.L.
10 U.L.
LOW
1.5 U.L.
14
14
1
J SUFFIX
CERAMIC
CASE 632-08
N SUFFIX
PLASTIC
CASE 646-06
1
2.0 U.L.
1.0 U.L.
0.25 U.L.
0.25 U.L.
5 (2.5) U.L.
5 (2.5) U.L.
14
1
D SUFFIX
SOIC
CASE 751A-02
ORDERING INFORMATION
SN54LSXXJ
SN74LSXXN
SN74LSXXD
Ceramic
Plastic
SOIC
NOTES:
a. 1 TTL Unit Load (U.L.) = 40
µA
HIGH/1.6 mA LOW.
b. The Output LOW drive factor is 2.5 U.L. for Military, (54) and 5 U.L. for commercial (74)
b.
Temperature Ranges.
c. The Q0 Outputs are guaranteed to drive the full fan-out plus the CP1 input of the device.
d. To insure proper operation the rise (tr) and fall time (tf) of the clock must be less than 100 ns.
LOGIC SYMBOL
LS90
6 7
1 2
MS
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
2 3 12 9 8 11
VCC = PIN 5
GND = PIN 10
NC = PINS 4, 13
14
1
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
6 7 12 11 9 8
VCC = PIN 5
GND = PIN 10
NC = PINS 2, 3, 4, 13
14
1
CP0
CP1
MR Q0 Q1 Q2 Q3
1 2
2 3 12 9 8 11
VCC = PIN 5
GND = PIN 10
NC = PIN 4, 6, 7, 13
LS92
LS93
14
1
FAST AND LS TTL DATA
5-90

SN54LS90J Related Products

SN54LS90J 74LS90 74LS92 74LS93 SN54LS93J SN54LS90
Description LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DECADE COUNTER, CDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP BINARY COUNTER, CDIP14 LS SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP DIVIDE BY 12 COUNTER, PDIP14
Counting direction UP UP UP UP UP UP
series LS LS LS LS LS LS
Operating mode ASYNCHRONOUS ASYN ASYN ASYN ASYNCHRONOUS ASYN
Number of digits 3 3 3 3 3 3
Number of functions 2 2 2 2 2 2
Number of terminals 14 14 14 14 14 14
Maximum operating temperature 125 °C 70 Cel 70 Cel 70 Cel 125 °C 70 Cel
Minimum operating temperature -55 °C 0.0 Cel 0.0 Cel 0.0 Cel -55 °C 0.0 Cel
Temperature level MILITARY COMMERCIAL COMMERCIAL COMMERCIAL MILITARY COMMERCIAL
Terminal form THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE THROUGH-HOLE
Terminal location DUAL DUAL DUAL DUAL DUAL DUAL
Trigger type NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE NEGATIVE EDGE
Maximum supply/operating voltage - 5.25 V 5.25 V 5.25 V - 5.25 V
Minimum supply/operating voltage - 4.75 V 4.75 V 4.75 V - 4.75 V
Rated supply voltage - 5 V 5 V 5 V - 5 V
Processing package description - PLASTIC, DIP-14 PLASTIC, DIP-14 PLASTIC, DIP-14 - PLASTIC, DIP-14
state - ACTIVE ACTIVE ACTIVE - ACTIVE
Craftsmanship - TTL TTL TTL - TTL
packaging shape - RECTANGULAR RECTANGULAR RECTANGULAR - RECTANGULAR
Package Size - IN-LINE IN-LINE IN-LINE - IN-LINE
Terminal spacing - 2.54 mm 2.54 mm 2.54 mm - 2.54 mm
terminal coating - TIN LEAD TIN LEAD TIN LEAD - TIN LEAD
Packaging Materials - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY
Load preset input - NONE NONE NONE - NONE
Logic IC type - DIVIDE BY 12 COUNTER DIVIDE BY 12 COUNTER DIVIDE BY 12 COUNTER - DIVIDE BY 12 COUNTER
propagation delay TPD - 50 ns 50 ns 50 ns - 50 ns
Max-Min frequency - 32 MHz 32 MHz 32 MHz - 32 MHz
Please help me find out if there is any problem with this WM8978 circuit
There are several questions 1. I want to separate the digital part and the analog part, but I don’t know how to do it. 2. Is there anything wrong with my layout of the audio circuit board? Guidance re...
Minxinn PCB Design
Radio transmission loss in real space
I've been learning radio recently! I've found a lot of information, including the loss in an ideal atmosphere, but it seems to be very different from the actual application situation. How do I calcula...
freewer RF/Wirelessly
[Ask TI] Ask: How to use 28335 to implement online upgrade of SCI program
Hardware 28335 controlCARD experimendter's KIT, LM3S9B90, FPGA Software environment: CCV4.2Purpose: Use LM3S9B90 as the host computer, 28335 and several FPGAs as the slave computers to realize the onl...
collean Microcontroller MCU
How to set uboot to support debug?
Where can I set it?...
lfaitq Embedded System
Commonly used development tools for FPGA design
FPGA development tools include software tools and hardware tools. Hardware tools mainly include FPGA development boards and download cables developed by FPGA manufacturers or third-party manufacturers...
小赛跑跑 Test/Measurement
Some thoughts on attending the TI seminar a few days ago
I have been busy lately. I attended a Texas Instruments seminar a few days ago. There weren't that many people there. Some people left in the afternoon, but I introduced medical electronics, power sup...
youluo TI Technology Forum

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 724  2692  229  2377  2068  15  55  5  48  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号