EEWORLDEEWORLDEEWORLD

Part Number

Search

GS71108AJ-8

Description
128K X 8 STANDARD SRAM, 8 ns, PBGA48
Categorystorage   
File Size377KB,16 Pages
ManufacturerETC2
Download Datasheet Parametric View All

GS71108AJ-8 Overview

128K X 8 STANDARD SRAM, 8 ns, PBGA48

GS71108AJ-8 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals48
Maximum operating temperature70 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
maximum access time8 ns
Processing package description6 × 8 MM, ROHS COMPLIANT, 0.75 MM PITCH, FBGA-48
Lead-freeYes
EU RoHS regulationsYes
stateACTIVE
CraftsmanshipCMOS
packaging shapeRectangle
Package SizeGRID ARRAY, THIN PROFILE, FINE PITCH
surface mountYes
Terminal formBALL
Terminal spacing0.7500 mm
terminal coatingtin silver copper
Terminal locationBOTTOM
Packaging MaterialsPlastic/Epoxy
Temperature levelCOMMERCIAL
memory width8
organize128K × 8
storage density1.05E6 deg
operating modeASYNCHRONOUS
Number of digits131072 words
Number of digits128K
Memory IC typeStandard memory
serial parallelparallel
GS71108ATP/J/SJ/U
SOJ, TSOP, FP-BGA
Commercial Temp
Industrial Temp
Features
• Fast access time: 7, 8, 10, 12 ns
• CMOS low power operation: 140/120/95/80 mA at minimum
cycle time
• Single 3.3 V power supply
• All inputs and outputs are TTL-compatible
• Fully static operation
• Industrial Temperature Option:
–40°
to 85°C
• Package line up
J:
400 mil, 32-pin SOJ package
GJ : RoHS-compliant 400 mil, 32-pin SOJ package
TP: 400 mil, 32-pin TSOP Type II package
GP: RoHS-compliant 400 mil, 32-pin TSOP Type II
package
SJ: 300 mil, 32-pin SOJ package
U: 6 mm x 8 mm Fine Pitch Ball Grid Array package
GU: RoHS-compliant 6 mm x 8 mm Fine Pitch Ball Grid
Array package
128K x 8
1Mb Asynchronous SRAM
A
3
A
2
A
1
A
0
CE
DQ
1
DQ
2
V
DD
V
SS
DQ
3
DQ
4
WE
A
16
A
15
A
14
A
13
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
7, 8, 10, 12 ns
3.3 V V
DD
Center V
DD
and V
SS
SOJ & TSOP-II 128K x 8-Pin Configuration
32
31
30
29
A
4
A5
A6
A
7
OE
DQ
8
DQ
7
V
SS
V
DD
DQ6
DQ
5
A
8
A
9
A
10
A
11
A
12
32-pin
400 mil SOJ
&
300 mil SOJ
&
400 mil TSOP II
28
27
26
25
24
23
22
21
20
19
18
17
Description
The GS71108A is a high speed CMOS Static RAM organized
as 131,072 words by 8 bits. Static design eliminates the need
for external clocks or timing strobes. The GS operates on a
single 3.3 V power supply and all inputs and outputs are TTL-
compatible. The GS71108A is available in a 6 mm x 8 mm
Fine Pitch BGA package, as well as in 300 mil and 400 mil
SOJ and 400 mil TSOP Type-II packages.
Packages J, TP, and SJ
Fine Pitch BGA 128K x 8-Bump Configuration
1
A
B
C
NC
DQ
1
DQ
2
V
SS
V
DD
DQ
3
DQ
4
NC
2
OE
NC
NC
NC
NC
NC
NC
A
10
3
A
2
A
1
A
0
NC
NC
A
14
A
15
A
16
4
A
6
A
5
A
4
A
3
NC
A
11
A
12
A
13
5
A
7
CE
NC
NC
NC
DQ
5
WE
A
9
6
NC
DQ
8
DQ
7
V
DD
V
SS
DQ
6
A
8
NC
Pin Descriptions
Symbol
A
0
–A
16
DQ
1
–DQ
8
CE
WE
OE
V
DD
V
SS
NC
D
Description
Address input
Data input/output
Chip enable input
Write enable input
Output enable input
+3.3 V power supply
Ground
No connect
E
F
G
H
Package U
6 mm x 8 mm, 0.75 mm Bump Pitch
Top View
Rev: 1.08 6/2006
1/16
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Please help me, thank you.
(1) Performance requirements and influencing factors of RF broadband amplifiers; (2) Anti-interference and noise reduction issues of RF amplifiers; (3) How to increase the bandwidth of RF amplifiers;...
CZY123CZY RF/Wirelessly
After FLASH is written, the program cannot jump out of main.
My program for writing FLASH is as follows:void Flash_write(void){unsigned z;_DINT(); // Disable system interruptFlash_clr(piFLASH); // Erase information segment Bfor(z=0;zFlash_ww(piFLASH+z,a[z]); //...
pengdingbo Microcontroller MCU
Sipeed LicheeRV 86 Panel Review】6- Review Summary
[ Sipeed LicheeRV 86 Panel Review] + Unboxing and Lighting [Sipeed LicheeRV 86 Panel Review] 2. Hardware Circuit and Resources Sipeed LicheeRV 86 Panel Review] Play with Debian Linux system plus SSH [...
damiaa Domestic Chip Exchange
FPGA Experiment (III) VGA Color Bar Signal Display Based on HDL Language
[postbg]3.jpg[/postbg][font=黑体][size=4] This time, FPGA is used to implement a VGA image display controller to display some graphics, text or images. This effect realizes horizontal color bars, vertic...
bqgup Creative Market
Powering the isolated side of a half-bridge configuration
[i=s]This post was last edited by Tianming on 2014-8-31 20:48[/i] >>...
天明 ADI Reference Circuit
Help, who has 4-bit LED common cathode (protel99se) package
Can anyone help me with a 4-bit LED common cathode (protel99se) pcb package? Thank you in advance!!!...
wen06990234 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1798  2720  768  2880  2313  37  55  16  58  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号