EEWORLDEEWORLDEEWORLD

Part Number

Search

74AHC74_08

Description
Dual D-type flip-flop with set and reset; positive-edge trigger
File Size92KB,18 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Compare View All

74AHC74_08 Overview

Dual D-type flip-flop with set and reset; positive-edge trigger

74AHC74; 74AHCT74
Dual D-type flip-flop with set and reset; positive-edge trigger
Rev. 05 — 9 June 2008
Product data sheet
1. General description
The 74AHC74; 74AHCT74 is a high-speed Si-gate CMOS device and is pin compatible
with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC74; 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual
data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD). It also has
complementary outputs (Q and Q).
The set and reset are asynchronous active LOW inputs that operate independent of the
clock input. Information on the data input is transferred to the Q output on the LOW to
HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to
the LOW to HIGH clock transition for predictable operation.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock
rise and fall times.
2. Features
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Input levels:
N
For 74AHC74: CMOS level
N
For 74AHCT74: TTL level
I
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C

74AHC74_08 Related Products

74AHC74_08 74AHCT74 74AHCT74BQ 74AHC74BQ
Description Dual D-type flip-flop with set and reset; positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger
Can msp430F149 drive SJA1000?
Can msp430F149 drive SJA1000? I am doing CAN development and don't know how to design CAN nodes with msp430. Please give me some advice....
angusbest Microcontroller MCU
Nios Ⅱ transplant uCOS-Ⅱ data or data link address
Nios Ⅱ transplant uCOS-Ⅱ data or data link address, thank you all :Laugh:...
guanglin FPGA/CPLD
Some principles of introducing negative feedback into amplifier circuits
The introduction of negative feedback has many effects on the performance of the amplifier circuit, and the degree of influence is related to the feedback depth. Generally, the greater the feedback de...
26979746 Analog electronics
EEWORLD University Hall----Introduction to TI Designs Magnetic Stripe Card Reader Solution
TI Designs magnetic stripe card reader solution introduction : https://training.eeworld.com.cn/course/116...
cuipin Embedded System
The 23rd monthly excellent topic/reply event has arrived as scheduled~~
[size=4][color=#ff0000]Origin of the event: [/color][/size] [size=4]In order to encourage and thank everyone for sharing, discussing, learning and progressing together on EEWORLD, we held the EEWORLD ...
eric_wang Suggestions & Announcements
Is the YUV2 image format color or gray?
Is the YUV2 image format color or gray?...
wwp Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 45  245  557  1989  2594  1  5  12  41  53 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号