EEWORLDEEWORLDEEWORLD

Part Number

Search

IS43LR32640A-6BLI

Description
DDR DRAM, 64MX32, 5ns, CMOS, PBGA90, 8 X 13 MM, LEAD FREE, MS-207, WBGA-90
Categorystorage    storage   
File Size1MB,43 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric Compare View All

IS43LR32640A-6BLI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS43LR32640A-6BLI - - View Buy Now

IS43LR32640A-6BLI Overview

DDR DRAM, 64MX32, 5ns, CMOS, PBGA90, 8 X 13 MM, LEAD FREE, MS-207, WBGA-90

IS43LR32640A-6BLI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeDSBGA
package instructionLFBGA, BGA90,9X15,32
Contacts90
Reach Compliance Codecompli
ECCN codeEAR99
Factory Lead Time12 weeks
access modeFOUR BANK PAGE BURST
Maximum access time5 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)166 MHz
I/O typeCOMMON
interleaved burst length2,4,8
JESD-30 codeR-PBGA-B90
length13 mm
memory density2147483648 bi
Memory IC TypeDDR DRAM
memory width32
Number of functions1
Number of ports1
Number of terminals90
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64MX32
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Encapsulate equivalent codeBGA90,9X15,32
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
power supply1.8 V
Certification statusNot Qualified
refresh cycle8192
Maximum seat height1.4 mm
self refreshYES
Continuous burst length2,4,8
Maximum standby current0.00002 A
Maximum slew rate0.17 mA
Maximum supply voltage (Vsup)1.95 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width8 mm
Base Number Matches1
IS43/46LR32640A
16M
x
32Bits
x
4Banks Mobile DDR SDRAM
Description
The IS43/46LR32640A is 2,147,483,648 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 33,554,432 words
x 32 bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted
on a 32-bit bus. The double data rate architecture is essentially a 2
N
prefetch architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock.
The data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are
compatible with LVCMOS.
Features
• JEDEC standard 1.8V power supply.
• VDD = 1.8V, VDDQ = 1.8V
• Four internal banks for concurrent operation
• MRS cycle with address key programs
- CAS latency 2, 3 (clock)
- Burst length (2, 4, 8)
- Burst type (sequential & interleave)
• Fully differential clock inputs (CK, /CK)
• All inputs except data & DM are sampled at the rising
edge of the system clock
• Data I/O transaction on both edges of data strobe
• Bidirectional data strobe per byte of data (DQS)
• DM for write masking only
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• 64ms refresh period (8K cycle)
• Auto & self refresh
• Concurrent Auto Precharge
• Maximum clock frequency up to 200MHZ
• Maximum data rate up to 400Mbps/pin
• Power Saving support
- PASR (Partial Array Self Refresh)
- Auto TCSR (Temperature Compensated Self Refresh)
- Deep Power Down Mode
- Programmable Driver Strength Control by Full Strength
or 1/2, 1/4, or 1/8 of Full Strength
• LVCMOS compatible inputs/outputs
• 90-Ball FBGA package
• 64Mx32 (two stacked 16Mx16x4 banks)
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. A | Feb 2014
www.issi.com
- dram@issi.com
1

IS43LR32640A-6BLI Related Products

IS43LR32640A-6BLI IS43LR32640A-5BLI IS43LR32640A-6BL IS43LR32640A-5BL
Description DDR DRAM, 64MX32, 5ns, CMOS, PBGA90, 8 X 13 MM, LEAD FREE, MS-207, WBGA-90 DDR DRAM, 64MX32, 5ns, CMOS, PBGA90, 8 X 13 MM, LEAD FREE, MS-207, WBGA-90 DDR DRAM, 64MX32, 5ns, CMOS, PBGA90, 8 X 13 MM, LEAD FREE, MS-207, WBGA-90 DDR DRAM, 64MX32, 5ns, CMOS, PBGA90, 8 X 13 MM, LEAD FREE, MS-207, WBGA-90
Is it Rohs certified? conform to conform to conform to conform to
package instruction LFBGA, BGA90,9X15,32 LFBGA, BGA90,9X15,32 LFBGA, BGA90,9X15,32 LFBGA, BGA90,9X15,32
Reach Compliance Code compli compli compli compliant
Factory Lead Time 12 weeks 12 weeks 12 weeks 12 weeks
access mode FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
Maximum access time 5 ns 5 ns 5 ns 5 ns
Other features AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
Maximum clock frequency (fCLK) 166 MHz 200 MHz 166 MHz 200 MHz
I/O type COMMON COMMON COMMON COMMON
interleaved burst length 2,4,8 2,4,8 2,4,8 2,4,8
JESD-30 code R-PBGA-B90 R-PBGA-B90 R-PBGA-B90 R-PBGA-B90
length 13 mm 13 mm 13 mm 13 mm
memory density 2147483648 bi 2147483648 bi 2147483648 bi 2147483648 bit
Memory IC Type DDR DRAM DDR DRAM DDR DRAM DDR DRAM
memory width 32 32 32 32
Number of functions 1 1 1 1
Number of ports 1 1 1 1
Number of terminals 90 90 90 90
word count 67108864 words 67108864 words 67108864 words 67108864 words
character code 64000000 64000000 64000000 64000000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 85 °C 85 °C 70 °C 70 °C
organize 64MX32 64MX32 64MX32 64MX32
Output characteristics 3-STATE 3-STATE 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code LFBGA LFBGA LFBGA LFBGA
Encapsulate equivalent code BGA90,9X15,32 BGA90,9X15,32 BGA90,9X15,32 BGA90,9X15,32
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
power supply 1.8 V 1.8 V 1.8 V 1.8 V
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
refresh cycle 8192 8192 8192 8192
Maximum seat height 1.4 mm 1.4 mm 1.4 mm 1.4 mm
self refresh YES YES YES YES
Continuous burst length 2,4,8 2,4,8 2,4,8 2,4,8
Maximum standby current 0.00002 A 0.00002 A 0.00002 A 0.00002 A
Maximum slew rate 0.17 mA 0.19 mA 0.17 mA 0.19 mA
Maximum supply voltage (Vsup) 1.95 V 1.95 V 1.95 V 1.95 V
Minimum supply voltage (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V
Nominal supply voltage (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
Terminal form BALL BALL BALL BALL
Terminal pitch 0.8 mm 0.8 mm 0.8 mm 0.8 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM
width 8 mm 8 mm 8 mm 8 mm
Base Number Matches 1 1 1 -
Wireless Sensor Network Report - Measurement of RSSI and its relationship with distance
Wireless Sensor Network Report - RSSI Measurement and Its Relationship with Distance 1. Experimental Purpose l Study the quantitative relationship between transmission power, transmission distance, re...
fish001 RF/Wirelessly
Microcomputer instruction problem
Is the instruction wrong? Some pointed out: (1) MOV DS, 117CH (2) MOV [BX], [28A0H] (3) MOV CS, AX (4) MOV DS, ES (5) MOV AL, DX (6) MOV AX, 1000[BX] (7) MOV BX, [AX] (8) MOV AL, C8H (9) MOV AX, 00F1?...
lhysoso Embedded System
Design and implementation of multi-network intelligent remote control system
Abstract: This paper introduces the design idea of a multi-network intelligent remote control system which is based on the single-chip microcomputer AT89C52, dual-tone multi-frequency decoding integra...
frozenviolet Automotive Electronics
Regarding MISRA: Rule 18.4 does not allow the use of unions
The following is the MISRA constraint on the use of unions in the "Embedded C Standard Research Report" [color=#0000FF] Rule 18.4 does not allow the use of unions. This is an unreasonable rule. Before...
zhengkangshan Embedded System
Two MCU projects, come and take it
Looking for someone to develop GSM indoor repeater (DCS1800MHZ) http://www.365huo.com/bbs/read.php?tid=43829 [Tianjin] Single chip microcomputer project http://www.365huo.com/bbs/read.php?tid=43675...
yyyjjj Embedded System
[Introduction to M4 Development Board] EKK-LM4F232 explores the FPU function of M4
Let's take a look at what the FPU is capable of with a simple example !Environment description: Select LM3S9B96 for CORTEX M3 under KEIL simulation Test requirement: Calculate 1 * 0.5 #define T20 #def...
蓝雨夜 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2634  280  1878  1188  1501  54  6  38  24  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号